SCAS722 - OCTOBER 2003

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- † Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- 4.5-V to 5.5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 10.5 ns at 5 V
- Inputs Are TTL-Voltage Compatible



### description/ordering information

The SN74ACT74-EP is a dual positive-edge-triggered D-type flip-flop.

A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at D can be changed without affecting the levels at the outputs.

### ORDERING INFORMATION

| TA             | PACKAGE <sup>‡</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------------|---------------|--------------------------|---------------------|
| –55°C to 125°C | SOIC - D             | Tape and reel | SN74ACT74MDREP           | SACT74MEP           |

<sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

## FUNCTION TABLE (each flip-flop)

|     | INP | OUTI       | PUTS |                |                  |
|-----|-----|------------|------|----------------|------------------|
| PRE | CLR | CLK        | D    | Q              | Q                |
| L   | Н   | Х          | Χ    | Н              | L                |
| Н   | L   | X          | Χ    | L              | Н                |
| L   | L   | X          | Χ    | н§             | н§               |
| Н   | Н   | $\uparrow$ | Н    | Н              | L                |
| Н   | Н   | $\uparrow$ | L    | L              | Н                |
| Н   | Н   | L          | Χ    | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>§</sup> This configuration is nonstable; that is, it does not persist when either PRE or CLR returns to its inactive (high) level.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## SN74ACT74-EP **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP** WITH CLEAR AND PRESET

SCAS722 - OCTOBER 2003

### logic diagram, each flip-flop (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                                                           | 0.5 V to 7 V                               |
|-------------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                |                                            |
| Output voltage range, V <sub>O</sub> (see Note 1)                                               | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{ K }(V_1 < 0 \text{ or } V_1 > V_{CC})$                                | ±20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 mA                                     |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$                                    | ±50 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                               | ±200 mA                                    |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)                                           | 86°C/W                                     |
| Storage temperature range, T <sub>stq</sub> (see Note 3)                                        | –65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 3. Long-term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging.



## SN74ACT74-EP DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCAS722 - OCTOBER 2003

### recommended operating conditions (see Note 4)

|          |                                    | MIN | MAX | UNIT |
|----------|------------------------------------|-----|-----|------|
| Vcc      | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH      | High-level input voltage           | 2   |     | V    |
| $V_{IL}$ | Low-level input voltage            |     | 0.8 | V    |
| VI       | Input voltage                      | 0   | VCC | V    |
| VO       | Output voltage                     | 0   | VCC | V    |
| IOH      | High-level output current          |     | -24 | mA   |
| IOL      | Low-level output current           |     | 24  | mA   |
| Δt/Δν    | Input transition rise or fall rate |     | 8   | ns/V |
| TA       | Operating free-air temperature     | -55 | 125 | °C   |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER         | TEST CONDITIONS                                            |       | T <sub>A</sub> = 25°C |       | ;    | BAINI | V   |      |
|-------------------|------------------------------------------------------------|-------|-----------------------|-------|------|-------|-----|------|
| PARAMETER         |                                                            |       | MIN                   | TYP   | MAX  | MIN   | MAX | UNIT |
|                   |                                                            |       | 4.4                   | 4.49  |      | 4.4   |     |      |
| .,,               | I <sub>OH</sub> = -50 μA                                   | 5.5 V | 5.4                   | 5.49  |      | 5.4   |     | .,   |
| VOH               |                                                            |       | 3.86                  |       |      | 3.7   |     | V    |
|                   | $I_{OH} = -24 \text{ mA}$                                  | 5.5 V | 4.86                  |       |      | 4.7   |     |      |
|                   | - FO A                                                     |       |                       | 0.001 | 0.1  |       | 0.1 |      |
| .,                | I <sub>OL</sub> = 50 μA                                    | 5.5 V |                       | 0.001 | 0.1  |       | 0.1 | \ ,  |
| VOL               | I <sub>OL</sub> = 24 mA                                    |       |                       |       | 0.36 |       | 0.5 | V    |
|                   |                                                            |       |                       |       | 0.36 |       | 0.5 |      |
| I <sub>I</sub>    | $V_I = V_{CC}$ or GND                                      | 5.5 V |                       |       | ±0.1 |       | ±1  | μΑ   |
| Icc               | $V_I = V_{CC}$ or GND, $I_O = 0$                           | 5.5 V |                       |       | 2    |       | 40  | μΑ   |
| ΔlCC <sup>†</sup> | One input at 3.4 V, Other inputs at GND or V <sub>CC</sub> | 5.5 V |                       | 0.6   |      |       | 1.6 | mA   |
| Ci                | $V_I = V_{CC}$ or GND                                      | 5 V   |                       | 3     |      |       |     | pF   |

<sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or VCC.

# timing characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                              |                     | $T_A = 2$ | 25°C |     |     |      |
|-----------------|------------------------------|---------------------|-----------|------|-----|-----|------|
|                 |                              |                     | MIN       | MAX  | MIN | MAX | UNIT |
| fclock          | Clock frequency              |                     |           | 145  |     | 85  | MHz  |
|                 | Delega deserva               | PRE or CLR low      | 5         |      | 7   | 7   |      |
| t <sub>W</sub>  | Pulse duration               | CLK                 | 5         |      | 7   |     | ns   |
|                 |                              | Data                | 3         |      | 4   |     |      |
| t <sub>su</sub> | Setup time, data before CLK↑ | PRE or CLR inactive | 0         | ·    | 0.5 |     | ns   |
| th              | Hold time, data after CLK↑   |                     | 1         | ·    | 1   |     | ns   |



## SN74ACT74-EP DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCAS722 - OCTOBER 2003

# switching characteristics over recommended operating free-air temperature (unless otherwise noted) (see Figure 1)

| 24244555         | FROM       | то                           | T <sub>A</sub> = 25°C |     |     |     |      |      |
|------------------|------------|------------------------------|-----------------------|-----|-----|-----|------|------|
| PARAMETER        | (INPUT)    | (OUTPUT)                     | MIN                   | TYP | MAX | MIN | MAX  | UNIT |
| fmax             |            |                              | 145                   | 210 |     | 85  |      | MHz  |
| t <sub>PLH</sub> | DDE OLD    | Q or $\overline{\mathbb{Q}}$ | 1                     | 5.5 | 9.5 | 1   | 11.5 |      |
| t <sub>PHL</sub> | PRE or CLR |                              | 1                     | 6   | 10  | 1   | 12.5 | ns   |
| t <sub>PLH</sub> | CLK        | Q or Q                       | 1                     | 7.5 | 11  | 1   | 14   | 20   |
| tPHL             | OLK        | QUIQ                         | 1                     | 6   | 10  | 1   | 12   | ns   |

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER                                     | TEST CONDITIONS                   | TYP | UNIT |
|-----------------------------------------------|-----------------------------------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance | C <sub>L</sub> = 50 pF, f = 1 MHz | 45  | pF   |



SCAS722 - OCTOBER 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50~\Omega$ ,  $t_f \leq 2.5~\text{ns}$ ,  $t_f \leq 2.5~\text{ns}$ .
- $\ensuremath{\text{C}}.$  The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



### PACKAGE OPTION ADDENDUM

5-Feb-2007

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| SN74ACT74MDREP   | ACTIVE                | SOIC            | D                  | 14     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/04725-01XE   | ACTIVE                | SOIC            | D                  | 14     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265