

### **SCAN928028**

# 8 Channel 10:1 Serializer with IEEE 1149.1 and At-Speed BIST

### **General Description**

The SCAN928028 integrates eight serializer devices into a single chip. The SCAN928028 can simultaneously serialize up to eight 10-bit data streams. The 10-bit parallel inputs are LVTTL signal levels. The serialized outputs are LVDS signals with extra drive current for point-to-point and lightly loaded multidrop applications. Each serializer block in the SCAN928028 operates independently by using strobes from a single shared PLL.

The SCAN928028 uses a single +3.3V power supply with a typical power dissipation of 740mW (3.3V / PRBS / 66 MHz). Each serializer channel has a unique power down control to further conserve power consumption.

For high-speed LVDS serial data transmission, line quality is essential, thus the SCAN928028 includes an @SPEED TEST function. Each Serializer channel has the ability to internally generate a PRBS data pattern. This pattern is received by specific deserializers (SCAN921224) which have the complement PRBS verification circuit. The deserializer checks the data pattern for bit errors and reports any errors on the test verification pins on the deserializer.

For additional information - please see the **Applications Information** section in this datasheet.

#### **Features**

- IEEE 1149.1 (JTAG) Compliant and At-Speed BIST test mode.
- All 8 channels synchronous to one parallel clock rate, from 25 to 66 MHz
- Duplicates function of multiple DS92LV1021 and '1023 10-bit Serializer devices
- Serializes from one to eight 10-bit parallel inputs into data streams with embedded clock
- Eight 5 mA modified Bus LVDS outputs that are capable to drive double terminations
- @Speed Test PRBS generation to check LVDS transmission path to SCAN921224, SCAN921226, SCAN921260, or SCAN926260
- On chip filtering for PLL
- 740mW typ power dissipation (loaded, PRBS, 66MHz, 3.3V)
- High impedance inputs and outputs on power off
- Single power supply at +3.3V (+/-10%)
- 196-pin LBGA package
- Industrial temperature range operation: -40 to +85°C

# **Block Diagram**



20052115

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) -0.3V to +4V LVCMOS/LVTTL Input -0.3V to ( $V_{CC}$  Voltage +0.3V)

Bus LVDS Driver Output

Voltage -0.3V to +3.9V

Bus LVDS Output Short

Circuit Duration 10ms

Package Thermal

Resistance

θ<sub>JA</sub> 196 LBGA: 34°C/W θ<sub>JC</sub> 196 LBGA: 8°C/W

Storage Temperature -65°C to +150°C

Junction Temperature +125°C

Lead Temperature

(Soldering, 4 seconds) +225°C ESD Rating (HBM)  $\pm 1.5$ kV

Reliability Information

Transistor Count: 37.5k

# Recommended Operating Conditions

|                                                     | Min | Тур | Max | Units |
|-----------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                   | 3.0 | 3.3 | 3.6 | V     |
| Operating Free Air<br>Temperature (T <sub>A</sub> ) | -40 | +25 | +85 | °C    |
| Clock Rate                                          | 25  |     | 66  | MHz   |

#### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (Notes 2, 3)

| Symbol          | Parameter                      | Conditions                      | Pin/Freq.                                                                             | Min | Тур   | Max             | Units |  |  |
|-----------------|--------------------------------|---------------------------------|---------------------------------------------------------------------------------------|-----|-------|-----------------|-------|--|--|
| LVCMOS/L        | LVCMOS/LVTTL DC Specifications |                                 |                                                                                       |     |       |                 |       |  |  |
| V <sub>IH</sub> | High Level Input Voltage       |                                 | DINn[0-9], TCLK,  PWDNn, SYNCn,  DEN, BIST_ACT,  TCK, TDI, TMS,  TRST,  BIST_SEL<0:3> | 2.0 |       | V <sub>CC</sub> | V     |  |  |
|                 |                                |                                 | MS_PWDN                                                                               | 2.2 |       | V <sub>CC</sub> | V     |  |  |
| V <sub>IL</sub> | Low Level Input Voltage        |                                 | DINn[0-9], TCLK, PWDNn, MS_PWDN, SYNCn, DEN,                                          | GND |       | 0.8             | V     |  |  |
| V <sub>CL</sub> | Input Clamp Voltage            | I <sub>CL</sub> = -18 mA        | BIST_ACT, TCK, TDI, TMS, TRST, BIST_SEL<0:3>                                          |     | -0.87 | -1.5            | V     |  |  |
| I <sub>IN</sub> | Input Current                  | V <sub>IN</sub> = 0V or 3.6V    | DINn[0-9], TCLK,  PWDNn, MS_PWDN,  SYNCn, TCK, DEN,  BIST_ACT                         | -10 | +/- 1 | +10             | μА    |  |  |
|                 |                                |                                 | TDI, TMS, TRST,<br>BIST_SEL<0:3><br>(Note 4)                                          | -20 |       | +10             | μΑ    |  |  |
| V <sub>OH</sub> | High level Output Voltage      | I <sub>OH</sub> = -12mA         |                                                                                       | 2.4 |       |                 | V     |  |  |
| V <sub>OL</sub> | Low level Output Voltage       | I <sub>OL</sub> = 12mA          | TDO                                                                                   |     |       | 0.5             | V     |  |  |
| los             | Output Short Circuit Current   | V <sub>OUT</sub> = 0V           | 150                                                                                   |     | -95   | -125            | mA    |  |  |
| l <sub>oz</sub> | TRI-STATE® Output Current      | $V_{OUT} = 0V \text{ or } 3.6V$ |                                                                                       | -10 |       | +10             | uA    |  |  |

**Electrical Characteristics** (Continued)

Over recommended operating supply and temperature ranges unless otherwise specified. (Notes 2, 3)

| Symbol                                                                                                   | Parameter                                    | Conditions                                                   | Pin/Freq.           | Min              | Тур      | Max    | Units |  |
|----------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|---------------------|------------------|----------|--------|-------|--|
| Bus LVDS DC Specifications Over recommended operating supply and temperature unless otherwise specified. |                                              |                                                              |                     |                  |          |        |       |  |
| V <sub>OD</sub>                                                                                          | Output Differential Voltage<br>(DO+) - (DO-) |                                                              |                     | 350              | 500      |        | mV    |  |
| $\Delta V_{OD}$                                                                                          | Output Differential Voltage<br>Unbalance     | RL = 100Ω, $C_L$ = 10pF to GND                               |                     |                  | 3        | 35     | mV    |  |
| V <sub>os</sub>                                                                                          | Offset Voltage                               |                                                              |                     | 1.0              | 1.1      | 1.3    | V     |  |
| ΔV <sub>OS</sub>                                                                                         | Offset Voltage Unbalance                     |                                                              |                     |                  | 2        | 35     | mV    |  |
| l <sub>os</sub>                                                                                          | Output Short Circuit Current                 | DO = 0V, Din = H,<br>$\overline{MS\_PWDN}$ and DEN<br>= 2.4V | DOn+, DOn-          |                  | -50      | -90    | mA    |  |
| l <sub>oz</sub>                                                                                          | TRI-STATE Output Current                     | MS_PWDN or DEN =<br>0.8V, DO = 0V OR<br>VDD                  |                     | -10              | +/-1     | 10     | μА    |  |
| l <sub>ox</sub>                                                                                          | Power-Off Output Current                     | VDD = 0V, DO = 0V<br>or 3.6V                                 | ,                   |                  | +/- 1    | 10     | μА    |  |
| SER/DES S                                                                                                | SUPPLY CURRENT (apply to pin                 | s DVDD, PVDD and A                                           | VDD) Over recommend | led operating su | pply and | temper | ature |  |
| ranges unle                                                                                              | ess otherwise specified.                     |                                                              |                     |                  |          |        |       |  |
|                                                                                                          | Supply Current                               | $V_{CC} = 3.6V,$                                             | f = 25MHz           |                  | 145      |        | mA    |  |
|                                                                                                          | (SYNC pattern)                               | $R_L = 100 \Omega$                                           | f = 66MHz           |                  | 175      |        | mA    |  |
| I <sub>CCD</sub>                                                                                         | Worst Case Supply Current                    | $V_{CC} = 3.6V,$ $R_{L} = 100 \Omega$                        | f = 25 MHz          |                  | 148      | 166    | mA    |  |
| (Checker-board pattern)                                                                                  |                                              | Figure 1                                                     | f = 66 MHz          |                  | 263      | 350    | mA    |  |
| I <sub>CCXD</sub><br>(Master)                                                                            | Supply Current Powered Down                  | $\overline{MS\_PWDN} = 0.1V,$ $DEN = 0V$                     |                     |                  | 0.35     | 1.0    | mA    |  |
| I <sub>CCXD</sub>                                                                                        | Worst Cast Power Saving Per                  | MS_PWDN = 3V,                                                | 66 MHz              |                  | 6        |        | mA    |  |
| (Ind. Ch)                                                                                                | Channel Disabled                             | PWDNn = 0V                                                   | 25 MHz              |                  | 3.6      |        | mA    |  |
|                                                                                                          |                                              |                                                              |                     |                  |          |        |       |  |

# **Serializer Timing Requirements for TCLK**

Over recommended operating supply and temperature ranges unless otherwise specified. (Notes 2, 3)

| Symbol            | Parameter             | Conditions | Pin/Freq. | Min   | Тур | Max | Units             |
|-------------------|-----------------------|------------|-----------|-------|-----|-----|-------------------|
| +                 | Transmit Clock        |            |           | 15.15 |     | 40  | ns                |
| t <sub>TCP</sub>  | Period                |            |           | 15.15 |     | 40  | 115               |
| +                 | Transmit Clock High   |            |           | 30    | 50  | 70  | %                 |
| t <sub>TCIH</sub> | Time                  |            |           | 30    | 50  | 70  | /0                |
|                   | Transmit Clock Low    | Figure 3   | TCLK      | 30    | 50  | 70  | %                 |
| t <sub>TCIL</sub> | Time                  |            |           | 30    | 30  | 70  | /0                |
| +                 | TCLK Input Transition |            |           |       | 3   | 6   | ns                |
| t <sub>CLKT</sub> | Time                  |            |           |       | 3   | 0   | 115               |
| t <sub>JIT</sub>  | TCLK Input Jitter     |            |           |       |     | 80  | ps <sub>rms</sub> |

# **Serializer Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (Notes 2, 3)

| Symbol            | Parameter                                    | Conditions                                         | Pin/Freq.                                | Min                    | Тур                    | Max                  | Units    |
|-------------------|----------------------------------------------|----------------------------------------------------|------------------------------------------|------------------------|------------------------|----------------------|----------|
| t <sub>LLHT</sub> | Bus LVDS<br>Low-to-High<br>Transition Time   | $R_L = 100\Omega$<br>$C_L=10pF \text{ to GND}$     | C <sub>i</sub> =10nF to GND              |                        | 330                    | 400                  | ps       |
| t <sub>LHLT</sub> | Bus LVDS<br>High-to-Low<br>Transition Time   | (Note 5)<br>Figure 2                               | DOn+, DOn-                               | 190                    | 330                    | 400                  | ps       |
| t <sub>DIS</sub>  | DIN (0-9) Setup to TCLK                      | $R_L = 100\Omega$ ,<br>$C_L=10pF$ to GND           | DINn(0-9), TCLK                          | 2.0                    |                        |                      | ns       |
| t <sub>DIH</sub>  | DIN (0-9) Hold from<br>TCLK                  | Figure 4                                           | DIMI(0-9), TOLK                          | 1.5                    |                        |                      | ns       |
| t <sub>HZD</sub>  | DO ± HIGH to<br>TRI-STATE Delay              |                                                    |                                          |                        | 5.7                    | 12                   | ns       |
| t <sub>LZD</sub>  | DO ± LOW to<br>TRI-STATE Delay               | $R_L = 100\Omega$ ,                                | DO: DO: DEN                              |                        | 6.9                    | 12                   | ns       |
| t <sub>ZHD</sub>  | DO ± TRI-STATE to<br>HIGH Delay              | C <sub>L</sub> =10pF to GND DOn+, DOn Figure 5     | DOn+, DOn-, DEN                          |                        | 6.2                    | 12                   | ns       |
| t <sub>ZLD</sub>  | DO ± TRI-STATE to LOW Delay                  |                                                    |                                          |                        | 5.8                    | 12                   | ns       |
| t <sub>SPD</sub>  | SYNC Pattern Delay,<br>Figure 9              | $R_L = 100\Omega$                                  | $R_{I} = 100\Omega$ TCLK, SYNCn,         | 4*t <sub>TCP</sub>     |                        | 5*t <sub>TCP</sub>   | ns       |
| t <sub>PLD</sub>  | Serializer PLL Lock<br>Time, <i>Figure 6</i> | C <sub>L</sub> =10pF to GND                        | DOn+, DOn-,<br>MS_PWDN                   | 510*t <sub>TCP</sub>   |                        | 513*t <sub>TCP</sub> | ns       |
| t <sub>SD</sub>   | Serializer Delay                             | $R_L = 100\Omega$<br>$C_L=10pF$ to GND<br>Figure 8 | DINn(0-9), TCLK,<br>DOn+, DOn-           | t <sub>TCP</sub> + 1.0 | t <sub>TCP</sub> + 3.5 | t <sub>TCP</sub> + 5 | ns       |
| t <sub>ICR</sub>  | Individual Channel<br>Power up Time          | $R_L = 100\Omega$ ,                                | TCLK, DOn+,<br>DOn-, PWDNn<br>Figure 7   | 60*t <sub>TCP</sub>    | 63*t <sub>TCP</sub>    | 70*t <sub>TCP</sub>  | ns       |
| t <sub>MCR</sub>  | Master Power up<br>Time                      | C <sub>L</sub> =10pF to GND                        | TCLK, DOn+,<br>DOn-, MS_PWDN<br>Figure 6 | 510*t <sub>TCP</sub>   |                        | 513*t <sub>TCP</sub> | ns       |
| t <sub>STE</sub>  | @Speed Test Enable<br>Time                   | $R_L = 100\Omega$                                  | BIST_ACT,<br>BIST_SEL (0:3),             |                        | 10*t <sub>TCP</sub>    |                      | ns       |
| t <sub>STD</sub>  | @Speed Test Disable<br>Time                  | $R_L = 100\Omega$                                  | TCLK, DOn+,<br>DOn-                      |                        | 7*t <sub>TCP</sub>     |                      | ns       |
| t <sub>SKEW</sub> | Channel to Channel<br>Skew                   | $R_L = 100\Omega$ , $C_L=10pF$ to GND              | 25 MHz<br>66 MHz                         |                        | 130<br>80              |                      | ps<br>ps |

### **Serializer Switching Characteristics** (Continued)

Over recommended operating supply and temperature ranges unless otherwise specified. (Notes 2, 3)

| Symbol            | Parameter             | Conditions                            | Pin/Freq. | Min  | Тур | Max | Units       |
|-------------------|-----------------------|---------------------------------------|-----------|------|-----|-----|-------------|
| +                 | Random Jitter         | $R_L = 100\Omega$ , $C_L=10pF$ to GND | 25MHz     |      | 39  | 45  | ps<br>(rms) |
| t <sub>RJIT</sub> | nandom siller         | (Note 5)<br>(Note 6)                  | 66MHz     |      | 18  | 21  | ps<br>(rms) |
| +                 | Deterministic Jitter, | $R_L = 100\Omega$ , $C_L=10pF$ to GND | 25MHz     | -225 | 20  | 257 | ps<br>(p-p) |
| t <sub>DJIT</sub> | Figure 10             | (Note 5)<br>(Note 7)                  | 66MHz     | -150 | -55 | 68  | ps<br>(p-p) |

### **SCAN Circuitry Timing Requirements**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol           | Parameter               | Conditions              | Min  | Тур | Max | Units |
|------------------|-------------------------|-------------------------|------|-----|-----|-------|
| f <sub>MAX</sub> | Maximum TCK Clock       | $R_L = 500\Omega$ ,     | 25   |     |     | MHz   |
|                  | Frequency               | $C_{L} = 35 \text{ pF}$ |      |     |     |       |
| t <sub>s</sub>   | TDI to TCK, H or L      |                         | 2.0  |     |     | ns    |
| t <sub>H</sub>   | TDI to TCK, H or L      |                         | 1.0  |     |     | ns    |
| t <sub>s</sub>   | TMS to TCK, H or L      |                         | 2.0  |     |     | ns    |
| t <sub>H</sub>   | TMS to TCK, H or L      |                         | 1.0  |     |     | ns    |
| t <sub>w</sub>   | TCK Pulse Width, H or L |                         | 10.0 |     |     | ns    |
| t <sub>w</sub>   | TRST Pulse Width, L     |                         | 2.5  |     |     | ns    |
| t <sub>REC</sub> | Recovery Time, TRST to  |                         | 2.5  |     |     | ns    |
|                  | TCK                     |                         |      |     |     |       |

**Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: Typical values are given for  $V_{CC}$  = 3.3V and  $T_A$  = +25°C.

Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD, and ΔVOD which are differential voltages.

Note 4: BIST\_SEL have a weak internal pull-up. In a noisy operating environment, it is recommended that an external pull up be used to ensure that BIST\_SEL is in the high state.

 $\textbf{Note 5:} \ \ t_{LLHT}, t_{LHLT}, t_{DJIT} \ \text{and} \ t_{RJIT} \ \text{specifications are Guaranteed by Design using statistical analysis.}$ 

Note 6: t<sub>RJIT</sub> specification is the rms jitter measurement of the serializer output when the device is transmitting SYNC pattern.

Note 7: t<sub>D,JIT</sub> specification is measured with the serializer output transmitting checkerboard patterns. It is a measurement of the center distribution of 0V (differential) crossing in comparsion with the ideal bit position. See Figure 10

## **AC Timing Diagrams and Test Circuits**



FIGURE 1. 'Worst Case Icc Test Pattern

# AC Timing Diagrams and Test Circuits (Continued)



FIGURE 2. Serializer Bus LVDS Output Load and Transition Times



FIGURE 3. Serializer Input Clock Transition Time



FIGURE 4. Serializer Setup/Hold Times

# AC Timing Diagrams and Test Circuits (Continued)





FIGURE 5. Serializer Input Clock Transition Time TRI-STATE Test Circuit and Timing



FIGURE 6. Serializer PLL lock Time and MS\_PWDN TRI-STATE Delays



FIGURE 7. Individual Channel Power up Time,  $t_{\text{ICR}}$ 

# AC Timing Diagrams and Test Circuits (Continued)



FIGURE 8. Serializer Delay



FIGURE 9. SYNC Timing Delays



FIGURE 10. Deterministic Jitter and Ideal Bit Position

### **Functional Description**

The SCAN928028 combines eight 10:1 serializers into a single chip. Each of the eight serializers accepts 10 or less data bits. The serializers then multiplex the data into a serial stream with embedded clock bits and route to the LVDS output. The LVDS output is a 5 mA current loop driver. It provides enough drive for point-to-point and lightly loaded multidrop applications. The serialized data stream is compatible with the DS92LV1210, DS92LV1212A, DS92LV1224, DS92LV1260, SCAN921224, SCAN921226, SCAN921260, and SCAN926260 10-bit deserializers from National Semiconductor.

Each of the eight channels on the SCAN928028 has their own serializer function but share a single PLL. There is a single Transmit Clock (TCLK) for all eight channels. The data on all eight 10-bit interfaces is latched into the device with the rising edge of TCLK. Each of the serialized data streams is independent of the others and includes the embedded clock information. The skew between the serializer outputs is minimal.

There is a master power-down signal (MS\_PWDN) to put the entire device into a low power consumption state. In addition, there is a power-down control signal for each of the eight channels. This allows the device to efficiently operate as one to eight 10-bit serializers.

The @SPEED TEST signal initiates the sending of a random data pattern over the LVDS links. This allows for testing the links for bit error rates at the frequency they will be carrying data. In addition, JTAG can be used to verify the device interconnects and initiate/verify the at-speed BIST.

The SCAN928028 has four operating modes. They are the Initialization, Data Transfer, Resynchronization, @SPEED TEST states. There are also two passive states: Powerdown and TRI-STATE. In addition to the active and passive states, there are test modes for JTAG access and at-speed BIST.

The following sections describe each operating mode, passive state, and the test modes.

#### INITIALIZATION

Before the '8028 serializes and transmits data, it and the receiving deserializer device(s) must initialize the link. Initialization refers to synchronizing the Serializer's and the Deserializer's PLLs to local clocks. The local clocks should be the same frequency, or within the specified range if from different sources. After all devices synchronize to local clocks, the Deserializers synchronize to the Serializers as the second and final initialization step.

Step 1: After applying power to the serializer, the outputs are held in TRI-STATE and the on-chip power-sequencing circuitry disables the internal circuits. When Vcc reaches VccOK (2.1V), the PLL in the serializer begins locking to the local clock (TCLK). A local on-board data source or other source provides the specified clock input to the TCLK pin.

After locking to TCLK, the serializer is now ready to send data or SYNC patterns, depending on the level of the SYNC input or a data stream at the data inputs. The SYNC pattern sent by the serializer consists of six ones and six zeros switching at the input clock rate.

Step 2: The Deserializer PLL must synchronize to the Serializer to complete the initialization. (Refer to the deserializer data sheet for operation details during this step of the Initialization State.) The Deserializer identifies the rising clock edge in a synchronization pattern or non-repetitive data

pattern. Depending on the data pattern that it is being transmitted, the Deserializer will synchronize to the data stream from the Serializer after some delay. At the point where the Deserializer's PLL locks to the embedded clock, the LOCK pin goes low and valid data appears on the output.

The user's application determines control of the SYNC signal input. One recommendation is a direct feedback loop from the LOCK pin on the deserializer. The serializer stops sending SYNC patterns when the SYNC input returns to a low state.

#### **DATA TRANSFER**

After initialization, the serializer accepts data from the inputs DINn0 to DINn9. The serializer uses the rising edge of the TCLK input to latch incoming data. If the SYNCn input is high for 4 TCLK cycles, the data on DINn0-DINn9 is ignored and SYNC pulses are transferred.

The serial data stream includes a start bit and stop bit appended by the serializer, which frame the ten data bits. The start bit is always high and the stop bit is always low. The start and stop bits also function as clock bits embedded in the serial stream.

The Serializer transmits the data and clock bits (10+2 bits) at 12 times the TCLK frequency. For example, if TCLK is 40 MHz, the serial rate is 40 X 12 = 480 Mbps. Since only 10 bits are from input data, the serial 'payload' rate is 10 times the TCLK frequency. For instance, if TCLK = 40 MHz, the payload data rate is 40 X 10 = 400 Mbps. TCLK is provided by the data source and must be in the range 25 MHz to 66 MHz nominal.

The serializer outputs (DO0 $\pm$  – DO7 $\pm$ ) can drive a point-to-point connection or lightly loaded multidrop connections. The outputs transmit data when the driver enable pin (DEN) is high,  $\overline{\text{MS-PWDN}}$  and  $\overline{\text{PWDNn}}$  are high, and SYNCn is low. When DEN is driven low, all the serializer output pins will enter TRI-STATE

When any one of eight attached Deserializer channels synchronizes to the input from the Serializer, it drives its LOCK pin low and synchronously delivers valid data on the output. The Deserializer locks to the embedded clock, uses it to generate multiple internal data strobes, and drives the embedded clock on the RCLK pin. The RCLK is synchronous to the data on the ROUT pins. While  $\overline{\text{LOCK}}$  is low, data on ROUT is valid. Otherwise, ROUT is invalid.

#### RESYNCHRONIZATION

Whenever one of the connected DS92LV1212, '1212A, '1224, '1226, '1260, or '6260 deserializers loses lock, it will automatically try to resynchronize to the data stream from the serializer. If the data stream is not a repetitive pattern, then the deserializer will automatically lock.

For example, if the deserializer's received embedded clock edge is not detected two times in succession, the PLL loses lock and the  $\overline{\text{LOCK}}$  pin is driven high. The '1212, '1212A, '1224, '1226, '1260, or '6260 deserializers will automatically begin searching for the embedded clock edge. If it is a random data pattern, the deserializer will lock to that stream. If the data pattern is repetitive, the deserializer's PLL will not lock in order to prevent the deserializer from locking to the data pattern rather than the clock. We refer to such patterns as repetitive-multiple-transition, RMT.

Therefore, if the data stream is not random data or the deserializer is the DS92LV1210, there needs to be a feed-

### Functional Description (Continued)

back path from the deserializer to the serializer. This feedback path can be as simple as connecting the deserializer's LOCK pin to the serializer's SYNC pin. This will automatically signal the serializers to send SYNC patterns whenever the deserializer loses lock.

The user has the choice of allowing the deserializer to resynchronize to the data stream, or to force synchronization by pulsing the Serializer SYNC pin. This scheme is left up to the user discretion.

#### **POWER-DOWN**

The Power-down state is a low power sleep mode that the Serializer and Deserializer typically occupy while waiting for initialization, or to reduce power when there are no pending data transfers. The SCAN928028 serializers enter Power-down when  $\overline{\text{MS}\_\text{PWDN}}$  is driven low. In Power-down, the PLL stops and the outputs go into TRI-STATE. To exit Power-down, the system drives  $\overline{\text{MS}\_\text{PWDN}}$  high.

Each of the serializers in the '8028 also has an individual power down, PWDNn control pin. This control enables the deactivation of individual serializers while allowing others to operate normally. The benefit is that spare serializers can be allocated for backup operation, but not consuming power until employed for data transfers.

The Individual Power Down will NOT cause the PLL of the device to lose lock, but it will cause the specific serializer channel to go into a low power sleep mode and its output go into TRI-STATE. Thus, the device will NOT go through the Initialization state when individual channels exit the Individual Power Down state, and the output of the specific channel will become available after a short delay, see  $\it Figure~7~$  and spec  $\it t_{ICB}$ 

#### TRI-STATE

When the system drives DEN pin low, the serializer outputs enter TRI-STATE. This will TRI-STATE the output pins (DO0± to DO7±). When the system drives DEN high, the serializers will return to the previous state as long as all other control pins remain static (PWDNn, TCLK, SYNCn, and DINn[0:9]).

#### **TEST FEATURES**

Since the high-speed LVDS serial data transmission line quality is essential to the chipset operation, a means of checking this signal integrity is built into the SCAN928028

serializer. Each Serializer channel has the ability to transfer an internally generated PRBS data pattern. This pattern traverses the transmission line to the deserializer. Specific deserializers (SCAN921224 for example) have the complement PRBS pattern verification circuit. The deserializer checks the data pattern for bit errors and reports any errors on the test verification pins on the deserializer.

The @SPEED feature uses 5 signal pins. The BIST\_SEL[0:3] and BIST\_ACT pins together determine the functions of the BIST mode. The BIST\_ACT signal activates the test feature. The BIST\_SEL[0:3] selects 1 of 8 channels as the output for the BIST pattern. All channels perform BIST when BIST\_ACT = H and BIST\_SEL<0:3>=08H.

#### **JTAG TEST FEATURES**

In addition to using IEEE 1149.1 test access to the digital TTL pins, the SCAN928028 has two instructions to test the LVDS interconnects. The first instruction is EXTEST. This is implemented at LVDS levels and is only intended as a go no-go test (e.g. missing cables). The second method is the RUNBIST instruction. It is an "at-system-speed" interconnect test. It is executed in approximately 33mS with a maximum system clock speed of 66MHz. There are two bits in the RX BIST data register for notification of PASS/FAIL and TEST\_COMPLETE. Pass indicates that the BER (Bit-Error-Rate) is better than 10<sup>-7</sup>.

An important detail is that once both devices have the RUN-BIST instruction loaded into their respective instruction registers, both devices must move into the RTI (*Run-Test-Idle*) state within 4K system clocks (At a TCLK of 66Mhz and TCK of 1MHz this allows for 66 TCK cycles). This is not a concern when both devices are on the same scan chain or LSP, however, it can be a problem with some multi-drop devices. This test mode has been simulated and verified using National's SCANSTA111.

If the user is unable to meet the constraint of moving both taps into RTI within 4K system clocks, the receiver must be moved into the RTI state first. The receiver can then stay in RTI indefinitely until the transmitter is moved into RTI and the BIST pattern begins. This is true for either SCAN initiated BIST or pin initiated BIST\_ALONE or any combination of the two.

# Functional Description (Continued)

## **TABLE 1. Truth Table (BIST mode)**

No BIST function performed when BIST\_SEL (0:3) are set from 9H to FH even when BIST\_ACT is set at HIGH. See (Note 4)

| BIST_ACT | BIST_SEL <3> | BIST_SEL <2> | BIST_SEL <1> | BIST_SEL <0> | MODE              |
|----------|--------------|--------------|--------------|--------------|-------------------|
| Н        | L            | L            | L            | L            | BIST on channel 0 |
| Н        | L            | L            | L            | Н            | BIST on channel 1 |
| Н        | L            | L            | Н            | L            | BIST on channel 2 |
| Н        | L            | L            | Н            | Н            | BIST on channel 3 |
| Н        | L            | Н            | L            | L            | BIST on channel 4 |
| Н        | L            | Н            | L            | Н            | BIST on channel 5 |
| Н        | L            | Н            | Н            | L            | BIST on channel 6 |
| Н        | L            | Н            | Н            | Н            | BIST on channel 7 |
| Н        | Н            | 1            | 1            | 1            | BIST on ALL       |
|          | 11           |              |              | L            | CHANNELS          |
| L        | X            | X            | X            | X            | NO BIST           |
| L        | Н            | Н            | Н            | Н            | Default - NO BIST |

# **Functional Block Diagram**



FIGURE 11. SCAN928028 Functional Block Diagram

### **Application Information**

#### **USING THE SCAN928028**

The SCAN928028 is an easy to use serializer that combines eight 10:1 serializers into a single chip with a maximum payload of 5.28Gbps. Each of the eight serializers accepts 10 or less data bits. The serializers then multiplex the data into a serial data stream with embedded clock bits and route to the LVDS output at up to 660Mbps per channels. The LVDS output is a 5 ma current loop driver that can be used for point-to-point and lightly loaded multidrop applications. Each of the eight channels has their own serializer function but share a single Transmit Clock (TCLK) with a single PLL for the entire chip. The data on all eight channels is latched into the device with the rising edge of TCLK and the data stream is compatible with the DS92LV1210, DS92LV1212A, DS92LV1224, DS92LV1260, SCAN921224, SCAN921226, SCAN921260, and SCAN926260 deserializers from National Semiconductor.

If using less than 10 bits of data, it is recommended to tie off adjacent bits to the embedded clock bits to prevent causing a RMT in the data payload. For example, if only using 8 bits, tie D0 High and D9 Low.

#### **POWER CONSIDERATIONS**

All CMOS design of the Serializer and Deserializer makes them inherently low power devices. Additionally, the constant current source nature of the LVDS outputs minimize the slope of the speed vs.  $I_{\rm CC}$  curve of CMOS designs.

# PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS

Circuit board layout and stack-up for the BLVDS devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate highfrequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitic, especially proven effective at high frequencies above approximately 50MHz, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

It is a recommended practice to use two vias at each power pin as well as at all RF bypass capacitor terminals. Dual vias reduce the interconnect inductance by up to half, thereby reducing interconnect inductance and extending the effective frequency range of the bypass components. Locate RF capacitors as close as possible to the supply pins, and use wide low impedance traces (not 50 Ohm traces). Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins straight to the power and ground plane, with the bypass capacitors connected to the plane

with via on both ends of the capacitor. Connecting a power or ground pin to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. User must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30MHz range. To provide effective bypassing, very often, multiple capacitors are used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two via from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate CMOS (TTL) swings away from the LVDS lines to prevent coupling from the CMOS lines to the LVDS lines. Closely-coupled differential lines of 100 Ohms are typically recommended for LVDS interconnect. The closely-coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. Also the tight coupled lines will radiate less.

#### TRANSMISSION MEDIA

The SCAN928028 Serializers can be used in point-to-point configuration of a backplane across PCB traces or through cable interconnect. In point-to-point configurations the transmission media needs only to be terminated at the receiver end. The SCAN928028 may also be used with double terminations for a total load or 50 Ohms for use in certain limited multidrop applications. Termination impedances lower than 50 Ohms is not recommended.

#### **TERMINATION**

Termination of the LVDS interconnect is required. For point-to-point applications termination should be located at the load end. Nominal value is 100 Ohms to match the line's differential impedance. Place the resistor as close to the receiver inputs as possible to minimize the resulting stub between the termination resistor and receiver.

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the national web site at: www.national.com/lvds

# SCAN928028 BLVDS SERIALIZER BYPASS RECOMMENDATIONS

General device specific guidance is given below. Exact guidance can not be given as it is dictated by other board level /system level criteria. This includes the density of the board, power rails, power supply, and other integrated circuit power supply needs.

For a typical application circuit, please see Figure 12.

#### **DVDD = DIGITAL SECTION POWER SUPPLY**

These pins supply the digital portion of the device. A 0.1uF capacitor is sufficient for these pins.

### **Application Information** (Continued)

#### **PVDD = PLL SECTION POWER SUPPLY**

The PVDD pin supplies the PLL circuit. The PLL(s) require clean power for the minimization of Jitter. A supply noise frequency in the 300kHZ to 1MHz range can cause increased output jitter. Certain power supplies may have switching frequencies or high harmonic content in this range. If this is the case, filtering of this noise spectrum may be required. A notch filter response is best to provide a stable VDD, suppression of the noise band, and good high-frequency response (clock fundamental). This may be accomplished with a pie filter (CRC or CLC). The pie filter should be located close to the PVDD power pin. Separate power planes for the PVDD pins is typically not required.

#### AVDD = LVDS SECTION POWER SUPPLY

The AVDD pin supplies the LVDS portion of the circuit. The SCAN928028 has nine AVDD pins. Due to the nature of the design, current draw is not excessive on these pins. A 0.1uF

capacitor is sufficient for these pins. If space is available a 0.01uF may be used in parallel with the 0.1uF capacitor for additional high frequency filtering.

#### **GROUNDS**

The AGND pin should be connected to the signal common in the cable for the return path of any common-mode current. Most of the LVDS current will be odd-mode and return within the interconnect pair. A small amount of current may be even-mode due to coupled noise, and driver imbalances. This current should return via a low impedance known path. A solid ground plane is recommended for DVDD, PVDD or AVDD. Using a split plane may have a potential problem of

A solid ground plane is recommended for DVDD, PVDD or AVDD. Using a split plane may have a potential problem of ground loops, or difference in ground potential at various ground pins of the device.

### **Application Diagram**



FIGURE 12. Typical Application Circuit

### **Pin Diagram**



Top View of SCAN928028 (196-pin LBGA)

# **Pin Descriptions**

| Pin Number                                                                                                                                                                                                                                                                                                                                                 | Name              | Туре               | Description                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C7, C9, C10, D6, D7, D9,<br>E5, E7, G7                                                                                                                                                                                                                                                                                                                     | AGND              |                    | Analog ground.                                                                                                                                                            |
| C6, C8, C11, D5, D8, D10,<br>E6, E8, F7                                                                                                                                                                                                                                                                                                                    | AVDD              |                    | Analog power supply.                                                                                                                                                      |
| B12                                                                                                                                                                                                                                                                                                                                                        | BIST_ACT          | 3.3 V<br>CMOS<br>I | BIST Active. Control pin for BIST mode enable.When BIST_ACT = H and BIST_SEL (0:3) = 0H to 8H, device will go to BIST mode accordingly. See <i>Table 1</i> Default at Low |
| A13, B13, D11, E11                                                                                                                                                                                                                                                                                                                                         | BIST_SEL<br>(0:3) | 3.3 V<br>CMOS<br>I | BIST select. Control pins for which serializer is set for BIST mode. See <i>Table 1</i> (Note 4)                                                                          |
| M14                                                                                                                                                                                                                                                                                                                                                        | DEN               | 3.3 V<br>CMOS      | Serializer output data enable. Enable data output DOUTn (0:9).  n = serializer number. When driven low, puts the Bus LVDS outputs in TRI-STATE. Default at Low.           |
| A2, A3, A12, B2, B3, C2, C4,<br>D12, E1, E2, E9, E10, E12,<br>E13, E14, F6, F10, H10, K6,<br>K10, M13, P1                                                                                                                                                                                                                                                  | DGND              |                    | Digital Ground.                                                                                                                                                           |
| E3, E4, F1, F2, F3, F4, F11, F12, G1, G2, G3, G4, G11, G12, G14, H1, H2, H3, H4, H11, H12, H13, H14, J1, J2, J3, J4, J11, J12, J13, J14, K1, K2, K3, K4, K11, K12, K13, K14, L3, L4, L5, L6, L7, L8, L9, L10, L11, L12, L13, L14, M3, M4, M5, M6, M7, M8, M9, M10, M11, N3, N4, N5, N6, N7, N8, N9, N10, N11, P2, P3, P4, P5, P6, P7, P8, P9, P10 P11, P12 | DINnx             | 3.3 V<br>CMOS<br>I | Data input. Inputs for the ten bit serializers. $n = \text{serializer}$ number, $x = \text{bit number}$ . Default at Low.                                                 |
| B11-A11, B10-A10, B9-A9,<br>B8-A8, B7-A7, A6-B6,<br>A5-B5, A4-B4                                                                                                                                                                                                                                                                                           | Doutn±            | Bus LVDS<br>O      | Bus LVDS differential outputs. n = serializer number.                                                                                                                     |
| A1, B1, C3, C5, D4, D13,<br>D14, F5, F8, F9, F13, G6,<br>G10, G13, H7,                                                                                                                                                                                                                                                                                     | DVDD              |                    | Digital power supply.                                                                                                                                                     |
| N14                                                                                                                                                                                                                                                                                                                                                        | MS_PWDN           | 3.3 V<br>CMOS<br>I | Master Powerdown. MS_PWDN driven low shuts down the PLL and TRI-STATE all outputs, putting the device into a low power 'sleep' mode. Default at Low.                      |

# Pin Descriptions (Continued)

| Pin Number                                         | Name          | Туре               | Description                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G5, G8, G9, H5, H6, H8, H9,<br>J5, J6, J7, J9, J10 | I NG (1:12) I |                    | No connect.                                                                                                                                                                                                                                                                                                                                                      |
| C1, D1                                             | PGND          |                    | PLL ground.                                                                                                                                                                                                                                                                                                                                                      |
| D2, D3                                             | PVDD          |                    | PLL power supply.                                                                                                                                                                                                                                                                                                                                                |
| N1, N2, N13, M1, M2, M12,<br>P13, P14              | PWDN (0:7)    | 3.3 V<br>CMOS<br>I | Individual Powerdown. PWDN (0:7) driven low puts individual serializers into TRI-STATE, low power 'sleep' mode. Default at Low.                                                                                                                                                                                                                                  |
| J8, K5, K7, K8, K9, L1, L2,<br>N12                 | SYNC (0:7)    | 3.3 V<br>CMOS<br>I | SYNC pattern enable. When driven high for a mininum of 4 cycles, SYNC patterns will be transmitted on the Bus LVDS serial output. The SYNC pattern sent by the serializer consists of six ones and six zeros switching at the input clock rate. SYNC pattern continues to be sent if SYNC continues at high. Default at Low. See <b>Functional Description</b> . |
| C13                                                | TCK           |                    | Test Clock Input to support IEEE 1149.1                                                                                                                                                                                                                                                                                                                          |
| B14                                                | TDI           |                    | Test Data Input to support IEEE 1149.1. There is an internal pullup resistor that defaults this input to high per IEEE 1149.1.                                                                                                                                                                                                                                   |
| C14                                                | TDO           |                    | Test Data Output to support IEEE 1149.1                                                                                                                                                                                                                                                                                                                          |
| A14                                                | TMS           | _                  | Test Mode Select Input to support IEEE 1149.1. There is an internal pullup resistor that defaults this input to high per IEEE 1149.1.                                                                                                                                                                                                                            |
| C12                                                | TRSTN         |                    | Test Reset Input to support IEEE 1149.1. There is an internal pullup resistor that defaults this input to high per IEEE 1149.1.                                                                                                                                                                                                                                  |
| F14                                                | TCLK          | 3.3 V<br>CMOS<br>I | Transmit Clock. Input for 25MHz - 66 MHz (nominal) system clock.                                                                                                                                                                                                                                                                                                 |

### Physical Dimensions inches (millimeters) unless otherwise noted



DIMENSIONS ARE IN MILLIMETERS

UJB196A (Rev B)

Dimensions show in millimeters
Order Number SCAN928028TUF (Tray)
Order Number SCAN928028TUFX (Tape and Reel)
NS Package Number UJB196A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com

Email: new.feedback@nsc.c Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560