



# OPA277 OPA2277 OPA4277

SBOS079A - MARCH 1999 - REVISED APRIL 2005

# High Precision OPERATIONAL AMPLIFIERS

## **FEATURES**

• ULTRA LOW OFFSET VOLTAGE: 10μV

● ULTRA LOW DRIFT: ±0.1µV/°C

• HIGH OPEN-LOOP GAIN: 134dB

● HIGH COMMON-MODE REJECTION: 140dB

● HIGH POWER SUPPLY REJECTION: 130dB

◆ LOW BIAS CURRENT: 1nA max
 ◆ WIDE SUPPLY RANGE: ±2V to ±18V

● LOW QUIESCENT CURRENT: 800µA/amplifier

• SINGLE, DUAL, AND QUAD VERSIONS

● REPLACES OP-07, OP-77, OP-177

## **APPLICATIONS**

- TRANSDUCER AMPLIFIER
- BRIDGE AMPLIFIER
- TEMPERATURE MEASUREMENTS
- STRAIN GAGE AMPLIFIER
- PRECISION INTEGRATOR
- BATTERY POWERED INSTRUMENTS
- TEST EQUIPMENT

#### OPA277 Offset Trim Offset Trim V+ -In 2 OPA4277 5 4 NC. 14 Out D Out A 8-Pin DIP, SO-8 13 –In D 12 +In A 3 +In D V+ 11 V-+In B 10 +In C OPA2277 –In B 9 Out B Out C 8 Out A V+ 14-Pin DIP, SO-14 -In A Out B +In A 3 6 -In B +In B NC = No connection. 8-Pin DIP, SO-8

#### DESCRIPTION

The OPA277 series precision op amps replace the industry standard OP-177. They offer improved noise, wider output voltage swing, and are twice as fast with half the quiescent current. Features include ultra low offset voltage and drift, low bias current, high common-mode rejection, and high power supply rejection. Single, dual, and quad versions have identical specifications for maximum design flexibility.

OPA277 series op amps operate from  $\pm 2V$  to  $\pm 18V$  supplies with excellent performance. Unlike most op amps which are specified at only one supply voltage, the OPA277 series is specified for real-world applications; a single limit applies over the  $\pm 5V$  to  $\pm 15V$  supply range. High performance is maintained as the amplifiers swing to their specified limits. Because the initial offset voltage ( $\pm 20\mu V$  max) is so low, user adjustment is usually not required. However, the single version (OPA277) provides external trim pins for special applications.

OPA277 op amps are easy to use and free from phase inversion and overload problems found in some other op amps. They are stable in unity gain and provide excellent dynamic behavior over a wide range of load conditions. Dual and quad versions feature completely independent circuitry for lowest crosstalk and freedom from interaction, even when overdriven or overloaded.

Single (OPA277) and dual (OPA2277) versions are available in DIP-8, SO-8, and DFN-8 (4mm x 4mm) packages. The quad (OPA4277) comes in DIP-14 and SO-14 surface-mount packages. All are fully specified from  $-40^{\circ}$ C to  $+85^{\circ}$ C and operate from  $-55^{\circ}$ C to  $+125^{\circ}$ C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage                      | 36V                      |
|-------------------------------------|--------------------------|
| Input Voltage                       | (V–) –0.7V to (V+) +0.7V |
| Output Short-Circuit <sup>(2)</sup> | Continuous               |
| Operating Temperature               | 55°C to +125°C           |
| Storage Temperature                 | 55°C to +125°C           |
| Junction Temperature                | 150°C                    |
| Lead Temperature (soldering, 10s)   | 300°C                    |
| ESD Rating (Human Body Model)       | 2000V                    |
| (Machine Model)                     | 100V                     |

NOTE: (1) Stresses above these rating may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Short-circuit to ground, one amplifier per package.

# E D

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT                                                 | OFFSET<br>VOLTAGE<br>max, μV | OFFSET<br>VOLTAGE DRIFT<br>max, μV/°C | PACKAGE-LEAD                  |
|---------------------------------------------------------|------------------------------|---------------------------------------|-------------------------------|
| Single OPA277PA OPA277P OPA277UA OPA277U OPA277AIDRM    | ±50                          | ±1                                    | DIP-8                         |
|                                                         | ±20                          | ±0.15                                 | DIP-8                         |
|                                                         | ±50                          | ±1                                    | SO-8 Surface Mount            |
|                                                         | ±20                          | ±0.15                                 | SO-8 Surface Mount            |
|                                                         | ±100                         | ±1                                    | DFN-8 (4mm x 4mm)             |
| Dual OPA2277PA OPA2277P OPA2277UA OPA2277U OPA2277AIDRM | ±50                          | ±1                                    | DIP-8                         |
|                                                         | ±25                          | ±0.25                                 | DIP-8                         |
|                                                         | ±50                          | ±1                                    | SO-8 Surface Mount            |
|                                                         | ±25                          | ±0.25                                 | SO-8 Surface Mount            |
|                                                         | ±100                         | ±1                                    | DFN-8 (4mm x 4mm)             |
| Quad<br>OPA4277PA<br>OPA4277UA                          | ±50<br>±50                   | ±1<br>±1                              | DIP-14<br>SO-14 Surface Mount |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet or visit the TI web site at www.ti.com.

#### PIN DESCRIPTIONS



# ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ to $V_S = \pm 15V$

At  $T_A$  = +25°C, and  $R_L$  = 2k $\Omega$ , unless otherwise noted. **Boldface** limits apply over the specified temperature range, -40°C to +85°C.

|                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                      |                              | OPA277P, U                                |                      | OF                     | PA277PA, U<br>PA2277PA, PA4277PA, P | UA                       |                        | PA277AIDR<br>PA2277AIDF |                          |                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------|----------------------|------------------------|-------------------------------------|--------------------------|------------------------|-------------------------|--------------------------|-----------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                              | CONDITION                                                                                                                                                                                                                                                                                            | MIN                          | TYP <sup>(1)</sup>                        | MAX                  | MIN                    | TYP(1)                              | MAX                      | MIN                    | TYP <sup>(1)</sup>      | MAX                      | UNITS                                                                       |
| OFFSET VOLTAGE Input Offset Voltage: Vos OPAZ77P, U (high grade, single) OPA2277P, U (high grade, dual) All PA, UA, Versions AIDRM Versions                                                                                            |                                                                                                                                                                                                                                                                                                      |                              | ±10<br>±10                                | ±20<br>±25           |                        | ±20                                 | ±50                      |                        | ±35                     | ±100                     | μV<br>μV<br>μV<br>μV                                                        |
| Input Offset Voltage Over Temperature<br>OPA277P, U (high grade, single)<br>OPA2277P, U (high grade, dual)<br>All PA, UA, Versions<br>AIDRM Versions                                                                                   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                  |                              |                                           | ±30<br>±50           |                        |                                     | ±100                     |                        |                         | ±165                     | μ <b>V</b><br>μ <b>V</b><br>μ <b>V</b><br>μ <b>V</b>                        |
| Input Offset Voltage Drift dV <sub>Os</sub> /dT OPA277P, U (high grade, single) OPA2277P, U (high grade, dual) All PA, UA, AIDRM Versions Input Offset Voltage: (all models)                                                           | $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$                                                                                                                  |                              | ±0.1<br>±0.1                              | ±0.15<br>±0.25       |                        | ±0.15                               | ±1                       |                        | ±0.15                   | ±1                       | μV/°C<br>μV/°C<br>μV/°C                                                     |
| vs Time vs Power Supply PSRR  T <sub>A</sub> = -40°C to +85°C Channel Separation (dual, quad)                                                                                                                                          | $V_S = \pm 2V$ to $\pm 18V$<br>$V_S = \pm 2V$ to $\pm 18V$<br>dc                                                                                                                                                                                                                                     |                              | 0.2<br>±0.3                               | ±0.5<br>± <b>0.5</b> |                        | * *                                 | ±1<br>± <b>1</b>         |                        | * *                     | ±1<br>± <b>1</b>         | μV/mo<br>μV/V<br>μV/V<br>μV/V                                               |
| INPUT BIAS CURRENT Input Bias Current $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ Input Offset Current $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                                                     |                                                                                                                                                                                                                                                                                                      |                              | ±0.5<br>±0.5                              | ±1<br>±2<br>±1<br>±2 |                        | *                                   | ±2.8<br>±4<br>±2.8<br>±4 |                        |                         | ±2.8<br>±4<br>±2.8<br>±4 | nA<br><b>nA</b><br>nA<br><b>nA</b>                                          |
| $\begin{tabular}{ll} \textbf{NOISE} \\ Input Voltage Noise, f = 0.1 to 10Hz \\ Input Voltage Noise Density, f = 10Hz & e_n \\ f = 100Hz & f = 1kHz \\ f = 10kHz & f = 10kHz \\ Current Noise Density, f = 1kHz & i_n \\ \end{tabular}$ |                                                                                                                                                                                                                                                                                                      |                              | 0.22<br>0.035<br>12<br>8<br>8<br>8<br>0.2 |                      |                        | * * * * * * *                       |                          |                        | * * * * * *             |                          | μV <sub>PP</sub><br>μVrms<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>pA/√Hz |
|                                                                                                                                                                                                                                        | V <sub>CM</sub> = (V-) +2V to (V+) -2V<br>V <sub>CM</sub> = (V-) +2V to (V+) -2V                                                                                                                                                                                                                     | (V-) +2<br>130<br><b>128</b> | 140                                       | (V+) -2              | *<br>115<br><b>115</b> | *                                   | *                        | *<br>115<br><b>115</b> | *                       | *                        | V<br>dB<br><b>dB</b>                                                        |
| INPUT IMPEDANCE Differential Common-Mode                                                                                                                                                                                               | V <sub>CM</sub> = (V-) +2V to (V+) -2V                                                                                                                                                                                                                                                               |                              | 100    3<br>250    3                      |                      |                        | *                                   |                          |                        | *                       |                          | MΩ    pF<br>GΩ    pF                                                        |
| <b>OPEN-LOOP GAIN</b> Open-Loop Voltage Gain $A_{OL}$                                                                                                                                                                                  | $V_O = (V-)+0.5V$ to $(V+)-1.2V$ , $R_L = 10k\Omega$                                                                                                                                                                                                                                                 |                              | 140                                       |                      |                        | *                                   |                          |                        | *                       |                          | dB                                                                          |
| $T_A = -40$ °C to +85°C                                                                                                                                                                                                                | $V_{O} = (V-)+1.5V$ to<br>$(V+)-1.5V$ , $R_{L} = 2k\Omega$<br>$V_{O} = (V-)+1.5V$ to                                                                                                                                                                                                                 | 126                          | 134                                       |                      | *                      | *                                   |                          | *                      | *                       |                          | dB                                                                          |
| FREQUENCY RESPONSE Gain-Bandwidth Product GBW Slew Rate SR Settling Time, 0.1% 0.01% Overload Recovery Time Total Harmonic Distortion + Noise THD+N                                                                                    | $ \begin{array}{c} (\text{V+)1.5V, R}_{L} = 2k\Omega \\ \\ \text{V}_{S} = \pm 15\text{V, G} = 1, 10\text{V Step} \\ \text{V}_{S} = \pm 15\text{V, G} = 1, 10\text{V Step} \\ \text{V}_{\text{IN}} \bullet \text{G} = \text{V}_{S} \\ 1\text{kHz, G} = 1, \text{V}_{O} = 3.5\text{Vrms} \end{array} $ | 126                          | 1<br>0.8<br>14<br>16<br>3<br>0.002        |                      | *                      | * * * * *                           |                          | *                      | * * * * *               |                          | dB  MHz V/μs μs μs μs                                                       |

<sup>\*</sup> Specifications same as OPA277P, U.

NOTE: (1)  $V_S = \pm 15V$ .



# ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ to $V_S = \pm 15V$ (cont)

At  $T_A$  = +25°C, and  $R_L$  = 2k $\Omega$ , unless otherwise noted.

**Boldface** limits apply over the specified temperature range, -40°C to +85°C.

|                                        |                  |                   |           | PA277P, I          |           | OP  | PA277PA, L<br>A2277PA, L<br>A4277PA, L | UA  | _   | PA277AIDR<br>PA2277AIDF | ,   |            |
|----------------------------------------|------------------|-------------------|-----------|--------------------|-----------|-----|----------------------------------------|-----|-----|-------------------------|-----|------------|
| PARAMETER                              |                  | CONDITION         | MIN       | TYP <sup>(1)</sup> | MAX       | MIN | TYP <sup>(1)</sup>                     | MAX | MIN | TYP <sup>(1)</sup>      | MAX | UNITS      |
| OUTPUT                                 |                  |                   |           |                    |           |     |                                        |     |     |                         |     |            |
| Voltage Output                         | Vo               | $R_L = 10k\Omega$ | (V-) +0.5 |                    | (V+) -1.2 | *   |                                        | *   | *   |                         | *   | V          |
| $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | -                | $R_L = 10k\Omega$ | (V-) +0.5 |                    | (V+) -1.2 | *   |                                        | *   | *   |                         | *   | ٧          |
|                                        |                  | $R_L = 2k\Omega$  | (V-) +1.5 |                    | (V+) -1.5 | *   |                                        | *   | *   |                         | *   | V          |
| $T_A = -40^{\circ}C$ to $+85^{\circ}C$ |                  | $R_L = 2k\Omega$  | (V-) +1.5 |                    | (V+) -1.5 | *   |                                        | *   | *   |                         | *   | ٧          |
| Short-Circuit Current                  | I <sub>SC</sub>  |                   |           | ±35                |           |     | *                                      |     |     | *                       |     | mA         |
| Capacitive Load Drive                  | $C_{LOAD}$       |                   | See       | Typical C          | urve      |     | *                                      |     |     | *                       |     |            |
| POWER SUPPLY                           |                  |                   |           |                    |           |     |                                        |     |     |                         |     |            |
| Specified Voltage Range                | $V_{S}$          |                   | ±5        |                    | ±15       | *   |                                        | *   | *   |                         | *   | ٧          |
| Operating Voltage Range                | ŭ                |                   | ±2        |                    | ±18       | *   |                                        | *   | *   |                         | *   | ٧          |
| Quiescent Current (per amplifier)      | Ιο               | $I_0 = 0$         |           | ±790               | ±825      |     | *                                      | *   |     | *                       | *   | μΑ         |
| $T_A = -40^{\circ}C$ to $+85^{\circ}C$ |                  | $I_0 = 0$         |           |                    | ±900      |     |                                        | *   |     |                         | *   | μ <b>Α</b> |
| TEMPERATURE RANGE                      |                  |                   |           |                    |           |     |                                        |     |     |                         |     |            |
| Specified Range                        |                  |                   | -40       |                    | +85       | *   |                                        | *   | *   |                         | *   | °C         |
| Operating Range                        |                  |                   | -55       |                    | +125      | *   |                                        | *   | *   |                         | *   | °C         |
| Storage Range                          |                  |                   | -55       |                    | +125      | *   |                                        | *   | *   |                         | *   | °C         |
| Thermal Resistance                     | $	heta_{\sf JA}$ |                   |           |                    |           |     |                                        |     |     |                         |     |            |
| SO-8 Surface-Mount                     |                  |                   |           | 150                |           |     | *                                      |     |     |                         |     | °C/W       |
| DIP-8                                  |                  |                   |           | 100                |           |     | *                                      |     |     |                         |     | °C/W       |
| DIP-14                                 |                  |                   |           | 80                 |           |     | *                                      |     |     |                         |     | °C/W       |
| SO-14 Surface-Mount                    |                  |                   |           | 100                |           |     | *                                      |     |     |                         |     | °C/W       |
| DFN-8 <sup>(2)</sup>                   |                  |                   |           |                    |           |     |                                        |     |     | 45                      |     | °C/W       |

<sup>\*</sup> Specifications same as OPA277P, U.

NOTES: (1)  $V_S = \pm 15V$ .



<sup>(2)</sup> Thermal pad soldered to printed circuit board (PCB).

## TYPICAL CHARACTERISTICS

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , and  $R_L = 2k\Omega$ , unless otherwise noted.













# TYPICAL CHARACTERISTICS (CONT)

At  $T_A$  = +25°C,  $V_S$  = ±15V, and  $R_L$  = 2k $\Omega$ , unless otherwise noted.













# TYPICAL CHARACTERISTICS (CONT)

At  $T_A$  = +25°C,  $V_S$  = ±15V, and  $R_L$  = 2k $\Omega$ , unless otherwise noted.













# TYPICAL CHARACTERISTICS (CONT)

At  $T_A$  = +25°C,  $V_S$  = ±15V, and  $R_L$  = 2k $\Omega$ , unless otherwise noted.









## **APPLICATIONS INFORMATION**

The OPA277 series is unity-gain stable and free from unexpected output phase reversal, making it easy to use in a wide range of applications. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins. In most cases  $0.1\mu F$  capacitors are adequate.

The OPA277 series has very low offset voltage and drift. To achieve highest performance, circuit layout and mechanical conditions should be optimized. Offset voltage and drift can be degraded by small thermoelectric potentials at the op amp inputs. Connections of dissimilar metals will generate thermal potential which can degrade the ultimate performance of the OPA277 series. These thermal potentials can be made to cancel by assuring that they are equal in both input terminals.

- Keep thermal mass of the connections made to the two input terminals similar.
- Locate heat sources as far as possible from the critical input circuitry.
- Shield op amp and input circuitry from air currents such as cooling fans.

#### **OPERATING VOLTAGE**

OPA277 series op amp operate from  $\pm 2V$  to  $\pm 18V$  supplies with excellent performance. Unlike most op amps which are specified at only one supply voltage, the OPA277 series is specified for real-world applications; a single limit applies over the  $\pm 5V$  to  $\pm 15V$  supply range. This allows a customer operating at  $V_S = \pm 10V$  to have the same assured performance as a customer using  $\pm 15V$  supplies. In addition, key parameters are assured over the specified temperature range,  $-40^{\circ}C$  to  $+85^{\circ}C$ . Most behavior remains unchanged through the full operating voltage range ( $\pm 2V$  to  $\pm 18V$ ). Parameters which vary significantly with operating voltage or temperature are shown in typical performance curves.

#### **OFFSET VOLTAGE ADJUSTMENT**

The OPA277 series is laser-trimmed for very low offset voltage and drift so most circuits will not require external adjustment. However, offset voltage trim connections are provided on pins 1 and 8. Offset voltage can be adjusted by

connecting a potentiometer as shown in Figure 1. This adjustment should be used only to null the offset of the op amp. This adjustment should not be used to compensate for offsets created elsewhere in a system since this can introduce additional temperature drift.



FIGURE 1. OPA277 Offset Voltage Trim Circuit.

#### INPUT PROTECTION

The inputs of the OPA277 series are protected with  $1k\Omega$  series input resistors and diode clamps. The inputs can withstand  $\pm 30V$  differential inputs without damage. The protection diodes will, of course, conduct current when the inputs are over-driven. This may disturb the slewing behavior of unity-gain follower applications, but will not damage the op amp.

#### INPUT BIAS CURRENT CANCELLATION

The input stage base current of the OPA277 series is internally compensated with an equal and opposite cancellation circuit. The resulting input bias current is the difference between the input stage base current and the cancellation current. This residual input bias current can be positive or negative.

When the bias current is canceled in this manner, the input bias current and input offset current are approximately the same magnitude. As a result, it is not necessary to use a bias current cancellation resistor as is often done with other op amps (Figure 2). A resistor added to cancel input bias current errors may actually increase offset voltage and noise.



FIGURE 2. Input Bias Current Cancellation.





FIGURE 3. Load Cell Amplifier.



FIGURE 4. Thermocouple Low Offset, Low Drift Loop Measurement with Diode Cold Junction Compensation.

#### **DFN PACKAGE**

The OPA277 series uses the 8-lead DFN (also known as SON), which is a QFN package with contacts on only two sides of the package bottom. This leadless, near-chip-scale package maximizes board space and enhances thermal and electrical characteristics through an exposed pad.

DFN packages are physically small, have a smaller routing area, improved thermal performance, and improved electrical parasitics, with a pinout scheme that is consistent with other commonly-used packages, such as SO and MSOP. Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be easily mounted using standard printed circuit board (PCB) assembly techniques. See Application Note, QFN/SON PCB Attachment (SLUA271) and Application Report, Quad Flatpack No-Lead Logic Packages (SCBA017), both available for download at www.ti.com.

The exposed leadframe die pad on the bottom of the package should be connected to V-.

#### **LAYOUT GUIDELINES**

The leadframe die pad should be soldered to a thermal pad on the PCB. Mechanical drawings located at the end of this data sheet list the physical dimensions for the package and

Soldering the exposed pad significantly improves board-level reliability during temperature cycling, key push, package shear, and similar board-level tests. Even with applications that have low-power dissipation, the exposed pad must be soldered to the PCB to provide structural integrity and longterm reliability.



29-Feb-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| OPA2277AIDRMT    | ACTIVE     | VSON         | DRM                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA2277AIDRMTG4  | ACTIVE     | VSON         | DRM                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA2277P         | ACTIVE     | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA2277PA        | ACTIVE     | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA2277PAG4      | ACTIVE     | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA2277PG4       | ACTIVE     | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA2277U         | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277U/2K5     | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277U/2K5G4   | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277UA        | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277UA/2K5    | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA2277UA/2K5E4  | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA2277UAE4      | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277UAG4      | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA2277UG4       | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-3-260C-168 HR          |                             |
| OPA277AIDRMR     | ACTIVE     | VSON         | DRM                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA277AIDRMRG4   | ACTIVE     | VSON         | DRM                | 8    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |



29-Feb-2012

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| OPA277AIDRMT     | ACTIVE                | VSON         | DRM                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA277AIDRMTG4   | ACTIVE                | VSON         | DRM                | 8    | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| OPA277P          | ACTIVE                | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA277PA         | ACTIVE                | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA277PAG4       | ACTIVE                | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA277PG4        | ACTIVE                | PDIP         | Р                  | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA277U          | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277U/2K5      | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277U/2K5G4    | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UA         | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UA/2K5     | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UA/2K5E4   | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UAE4       | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UAG4       | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA277UG4        | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4277PA        | ACTIVE                | PDIP         | N                  | 14   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA4277PAG4      | ACTIVE                | PDIP         | N                  | 14   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| OPA4277UA        | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |



## **PACKAGE OPTION ADDENDUM**

29-Feb-2012

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| OPA4277UA/2K5    | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4277UA/2K5E4  | ACTIVE                | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4277UAE4      | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| OPA4277UAG4      | ACTIVE                | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2277AIDRMT | VSON            | DRM                | 8  | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA2277U/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2277UA/2K5 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA277AIDRMR  | VSON            | DRM                | 8  | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA277AIDRMT  | VSON            | DRM                | 8  | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA277U/2K5   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA277UA/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4277UA/2K5 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2277AIDRMT | VSON         | DRM             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2277U/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2277UA/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA277AIDRMR  | VSON         | DRM             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| OPA277AIDRMT  | VSON         | DRM             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA277U/2K5   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA277UA/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4277UA/2K5 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |

# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DRM (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

B. This drawing is subject to change without notice.

C. SON (Small Outline No—Lead) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.





#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# DRM (S-PDSO-N8)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |                     | Applications  |
|---------|---------------------|---------------|
| udia    | ununu ti com/ou dio | Automotive on |

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti-rfid.com

Pr