

# 3A, 28V, 360kHz Synchronous Rectified Step-Down Converter

### DESCRIPTION

The MP2303A is a monolithic synchronous buck regulator. The device integrates a  $150m\Omega$  high-side MOSFET and a  $80m\Omega$  low-side MOSFET that provide 3A continuous load current over a wide operating input voltage of 4.7V to 28V. Current mode control provides fast transient response and cycle-by-cycle current limit.

An adjustable soft-start prevents inrush current at turn-on. In shutdown mode, the supply current drops to lower than 1µA.

This device, available in an 8-pin SOIC and PDIP-8 packages, provides a very compact system solution with minimal reliance on external components.

### **FEATURES**

- 3A Output Current
- Wide 4.7V to 28V Operating Input Range
- Integrated MOSFET Switches
- Output Adjustable from 0.80V to 25V
- Up to 95% Efficiency
- Programmable Soft-Start
- Stable with Low ESR Ceramic Output Capacitors
- Fixed 360kHz Frequency
- Cycle-by-Cycle Over Current Protection
- Input Under Voltage Lockout
- Available in thermally enhanced 8-Pin SOIC and PDIP-8 packages

### **APPLICATIONS**

- Distributed Power Systems
- Pre-Regulator for Linear Regulators
- Notebook Computers

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

### TYPICAL APPLICATION







### ORDERING INFORMATION

| Part Number | Package | Top Marking | Free Air Temperature (T <sub>A</sub> ) |
|-------------|---------|-------------|----------------------------------------|
| MP2303ADN*  | SOIC8E  | M2303ADN    | -40°C to +85°C                         |
| MP2303ADP** | PDIP8   | MP2303A     | -40°C to +85°C                         |

\* For Tape & Reel, add suffix –Z (e.g. MP2303ADN–Z);
For RoHS compliant packaging, add suffix –LF (e.g. MP2303ADN–LF–Z)

\*\* For Tape & Reel, add suffix –Z (e.g. MP2303ADP–Z);
For RoHS compliant packaging, add suffix –LF (e.g. MP2303ADP–LF–Z)

### PACKAGE REFERENCE



# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage VIN             | 0.3V to +30V                     |
|--------------------------------|----------------------------------|
| Switch Voltage V <sub>SW</sub> | 1V to $V_{IN} + 0.3V$            |
| Boost Voltage V <sub>BS</sub>  | $V_{SW}$ - 0.3V to $V_{SW}$ + 6V |
| All Other Pins                 | 0.3V to +6V                      |
| Junction Temperature           | 150°C                            |
| Continuous Power Diss          | ipation (T <sub>A</sub> =        |
| +25°C) <sup>(2)</sup>          |                                  |
|                                | 2.5W                             |
| PDIP8                          | 1.2W                             |
| Lead Temperature               | 260°C                            |
| Storage Temperature            | 65°C to +150°C                   |
|                                |                                  |

| Recommended Operating Conditions (3)      |              |  |  |  |  |  |
|-------------------------------------------|--------------|--|--|--|--|--|
| Input Voltage V <sub>IN</sub>             | 4.7V to 28V  |  |  |  |  |  |
| Output Voltage V <sub>OUT</sub>           | 0.80V to 25V |  |  |  |  |  |
| Maximum Junction Temp. (T <sub>J</sub> ). | +125°C       |  |  |  |  |  |

| Thermal Re | esistance <sup>(4)</sup> | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |
|------------|--------------------------|-------------------------|-------------------------|
| SOIC8E     |                          | 50                      | 10 °C/W                 |
| PDIP8      |                          | 105                     | 45 °C/W                 |

### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = ( $T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB..



# **ELECTRICAL CHARACTERISTICS** (5)

 $V_{IN}$  = 12V,  $T_A$  = +25°C, unless otherwise noted.

| Parameter                                        | Symbol               | Condition                                       | Min   | Тур (5) | Max   | Units |
|--------------------------------------------------|----------------------|-------------------------------------------------|-------|---------|-------|-------|
| Shutdown Supply Current                          |                      | V <sub>EN</sub> = 0V                            |       | 0.3     | 3.0   | μA    |
| Supply Current                                   |                      | $V_{EN} = 2.7V, V_{FB} = 1.0V$                  |       | 1.45    | 1.6   | mA    |
| Feedback Voltage                                 | $V_{FB}$             | $4.7V \le V_{IN} \le 28V,$ $T_A = +25^{\circ}C$ | 0.780 | 0.800   | 0.820 | V     |
| -                                                |                      | -40°C ≤ T <sub>A</sub> ≤ +85°C                  | 0.765 |         | 0.835 | V     |
| OVP Threshold Voltage                            |                      |                                                 | 0.90  | 0.95    | 1.00  | V     |
| Error Amplifier Voltage Gain                     | A <sub>EA</sub>      |                                                 |       | 400     |       | V/V   |
| Error Amplifier Transconductance                 | G <sub>EA</sub>      | $\Delta I_C = \pm 10 \mu A$                     | 550   | 820     | 1100  | μA/V  |
| High-Side Switch-On Resistance                   | R <sub>DS(ON)1</sub> |                                                 |       | 150     |       | mΩ    |
| Low-Side Switch-On Resistance                    | R <sub>DS(ON)2</sub> |                                                 |       | 80      |       | mΩ    |
| High-Side Switch Leakage Current                 |                      | $V_{EN} = 0V$ , $V_{SW} = 0V$                   |       | 0       | 10    | μA    |
| Upper Switch Current Limit                       |                      |                                                 | 4.3   | 6.0     |       | Α     |
| Lower Switch Current Limit                       |                      | From Drain to Source                            |       | 1.25    |       | Α     |
| COMP to Current Sense<br>Transconductance        | G <sub>cs</sub>      |                                                 | 2     | 7       | )     | A/V   |
| Oscillation Fraguency                            | 2                    | T <sub>A</sub> = +25°C                          | 310   | 360     | 410   | kHz   |
| Oscillation Frequency                            | F <sub>osc1</sub>    | -40°C ≤ T <sub>A</sub> ≤ +85°C                  | 290   |         | 430   | kHz   |
| Short Circuit Oscillation Frequency              | F <sub>osc2</sub>    | V <sub>FB</sub> = 0V                            |       | 55      |       | kHz   |
| Maximum Duty Cycle                               | D <sub>MAX</sub>     | V <sub>FB</sub> = 0.7V                          | 85    | 90      |       | %     |
| Minimum On Time                                  |                      |                                                 |       | 180     |       | ns    |
| EN Shutdown Threshold Voltage                    |                      | V <sub>EN</sub> Rising                          | 1.0   | 1.3     | 1.6   | V     |
| EN Threshold Voltage Hysteresis                  |                      |                                                 |       | 205     |       | mV    |
| EN Input Current                                 |                      | V <sub>EN</sub> = 5V                            |       |         | 2     | μA    |
| Input Under Voltage Lockout                      | UVLO                 | $V_{IN}$ rising, $T_A = +25^{\circ}C$           | 3.6   | 3.95    | 4.3   | V     |
| Threshold                                        | OVLO                 | 0°C ≤ T <sub>A</sub> ≤ +70°C                    | 3.2   |         | 4.5   | V     |
| Input Under Voltage Lockout Threshold Hysterisis |                      |                                                 |       | 125     |       | mV    |
| Soft-Start Current                               |                      | $V_{SS} = 0V$                                   |       | 6       |       | μA    |
| Thermal Shutdown                                 |                      |                                                 |       | 160     |       | °C    |

#### Notes

<sup>5) 100%</sup> production test at +25°C. Specifications over the temperature range are guaranteed by design and characterization.



## **PIN FUNCTIONS**

| Pin# | Name | Description                                                                                                                                                                                                                                                                  |
|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | BS   | High-Side Gate Drive Boost Input. BS supplies the drive for the high-side N-Channel MOSFET switch. Connect a 0.01µF or greater capacitor from SW to BS to power the high side switch.                                                                                        |
| 2    | IN   | Power Input. IN supplies the power to the IC, as well as the step-down converter switches. Drive IN with a 4.7V to 28V power source. Bypass IN to GND with a suitably large capacitor to eliminate noise on the input to the IC. See <i>Input Capacitor</i> .                |
| 3    | SW   | Power Switching Output. SW is the switching node that supplies power to the output. Connect the output LC filter from SW to the output load. Note that a capacitor is required from SW to BS to power the high-side switch.                                                  |
| 4    | GND  | Ground (Connect Exposed Pad to Pin 4)                                                                                                                                                                                                                                        |
| 5    | FB   | Feedback Input. FB senses the output voltage to regulate that voltage. Drive FB with a resistive voltage divider from the output voltage. The feedback threshold is 0.80V. See Setting the Output Voltage.                                                                   |
| 6    | COMP | Compensation Node. COMP is used to compensate the regulation control loop. Connect a series RC network from COMP to GND to compensate the regulation control loop. In some cases, an additional capacitor from COMP to GND is required. See <i>Compensation Components</i> . |
| 7    | EN   | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN high to turn on the regulator, drive it low to turn it off. Connect EN with IN through a resistive voltage divider for automatic startup. Do not float this pin.                            |
| 8    | SS   | Soft-start Control Input. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft-start period. A 0.1µF capacitor sets the soft-start period to 15ms. To disable the soft-start feature, leave SS unconnected.                                 |



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = +27°C, unless otherwise noted.













© 2012 MPS. All Rights Reserved.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = +27°C, unless otherwise noted.









# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = +27°C, unless otherwise noted.



### **BLOCK DIAGRAM**



Figure 1—Functional Block Diagram

# OPERATION FUNCTIONAL DESCRIPTION

The MP2303A is a synchronous rectified, current-mode, step-down regulator. It regulates input voltages from 4.7V to 28V down to an output voltage as low as 0.80V, and supplies up to 3A of load current.

The MP2303A uses current-mode control to regulate the output voltage. The output voltage is measured at FB through a resistive voltage divider and amplified through the internal transconductance error amplifier. The voltage at COMP pin is compared to the switch current measured internally to control the output voltage.

The converter uses internal N-Channel MOSFET switches to step-down the input voltage to the regulated output voltage. Since the high side MOSFET requires a gate voltage greater than the input voltage, a boost capacitor connected between SW and BS is needed to drive the high side gate. The boost capacitor is charged from the internal 5V rail when SW is low.

When the MP2303A FB pin exceeds 20% of the nominal regulation voltage of 0.80V, the over voltage comparator is tripped and latched; the COMP pin and the SS pin are discharged to GND, forcing the high-side switch off.

# APPLICATIONS INFORMATION COMPONENT SELECTION

### **Setting the Output Voltage**

The output voltage is set using a resistive voltage divider from the output voltage to FB pin. The voltage divider divides the output voltage down to the feedback voltage by the ratio:

$$V_{FB} = V_{OUT} \, \frac{R2}{R1 + R2}$$

Thus the output voltage is:

$$V_{OUT} = 0.80 \times \frac{R1 + R2}{R2}$$

Where  $V_{\text{FB}}$  is the feedback voltage and  $V_{\text{OUT}}$  is the output voltage.

A typical value for R2 can be as high as  $100k\Omega$ , but a typical value is  $10k\Omega$ . Using that value, R1 is determined by:

$$R1 = 12.5 \times (V_{OUT} - 0.80)(k\Omega)$$

For example, for a 3.3V output voltage, R2 is  $10k\Omega$ , and R1 is  $31.25k\Omega$ .

### Configuring the EN control

EN high to turn on the regulator and EN low to turn it off. Do not float the pin.

For automatic start-up the EN pin can be pulled up to input voltage through a resistive voltage divider. Choose the values of the pull-up resistor ( $R_{\text{UP}}$  from  $V_{\text{IN}}$  to EN pin) and pull-down resistor ( $R_{\text{DOWN}}$  from EN pin to GND) to determine the automatic start-up voltage:

$$V_{\text{IN-START}} = 1.3 \times \frac{(R_{\text{UP}} + R_{\text{DOWN}})}{R_{\text{DOWN}}}(V)$$

For example, for  $R_{UP}$ =100k $\Omega$  and  $R_{DOWN}$ =20k $\Omega$ , the  $V_{IN-START}$  is set at 7.8V.

Note the EN voltage should be no greater than 6V. If the resistive voltage divider will make it run over, please use a zener (below 6V) to clamp it.

To avoid noise, a 10nF ceramic capacitor from EN to GND is recommended.

#### Inductor

The inductor is required to supply constant current to the output load while being driven by the switched input voltage. A larger value inductor will result in less ripple current that will result in lower output ripple voltage. However, the larger value inductor will have a larger physical size, higher series resistance, and/or lower saturation current. A good rule for determining the inductance to use is to allow the peak-to-peak ripple current in the inductor to be approximately 30% of the maximum switch current limit. Also, make sure that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by:

$$L = \frac{V_{OUT}}{f_S \times \Delta I} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Where  $V_{\text{IN}}$  is the input voltage,  $f_{\text{S}}$  is the switching frequency, and  $\Delta I_{\text{L}}$  is the peak-to-peak inductor ripple current.

Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current can be calculated by:

$$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2 \times f_{\hat{S}} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Where I<sub>LOAD</sub> is the load current.

### **Optional Schottky Diode**

During the transition between high-side switch and low-side switch, the body diode of the low-side power MOSFET conducts the inductor current. The forward voltage of this body diode is high. An optional Schottky diode may be paralleled between the SW pin and GND pin to improve overall efficiency. Table 2 lists example Schottky diodes and their Manufacturers.

Table 2—Diode Selection Guide

| Part Number | Voltage/Current<br>Rating | Vendor                     |  |
|-------------|---------------------------|----------------------------|--|
| B340        | 40V, 3A                   | Diodes, Inc.               |  |
| SK34        | 40V, 3A                   | Diodes, Inc.               |  |
| MBRS340     | 40V, 3A                   | International<br>Rectifier |  |

### **Input Capacitor**

The input current to the step-down converter is discontinuous, therefore a capacitor is required to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors may also suffice. Choose X5R or X7R dielectrics when using ceramic capacitors.

Since the input capacitor (C1) absorbs the input switching current it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated by:

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$

For simplification, choose the input capacitor whose RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum or ceramic. When using electrolytic or tantalum capacitors, a small, high quality ceramic capacitor, i.e. 0.1µF, should be placed as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated by:

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_S \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

#### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated by:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(R_{ESR} + \frac{1}{8 \times f_S \times C2}\right)$$

Where C2 is the output capacitance value and R<sub>ESR</sub> is the equivalent series resistance (ESR) value of the output capacitor.

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated by:

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_S^2 \times L \times C2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

In the case of tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to:

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{S} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}$$

The characteristics of the output capacitor also affect the stability of the regulation system. The MP2303A can be optimized for a wide range of capacitance and ESR values.

### **Compensation Components**

MP2303A employs current mode control for easy compensation and fast transient response. The system stability and transient response are controlled through the COMP pin. COMP pin is the output of the internal transconductance error amplifier. A series capacitor-resistor combination sets a pole-zero combination to control the characteristics of the control system.

The DC gain of the voltage feedback loop is given by:

$$A_{VDC} = R_{LOAD} \times G_{CS} \times A_{VEA} \times \frac{V_{FB}}{V_{OUT}}$$

Where  $A_{VEA}$  is the error amplifier voltage gain,  $G_{CS}$  is the current sense transconductance,  $R_{LOAD}$  is the load resistor value. The system has 2 poles of importance. One is due to the compensation capacitor (C3) and the output resistor of error amplifier, and the other is due to the output capacitor and the load resistor. These poles are located at:

$$f_{P1} = \frac{G_{EA}}{2\pi \times C3 \times A_{VEA}}$$

7/25/2012

$$f_{P2} = \frac{1}{2\pi \times C2 \times R_{LOAD}}$$

Where  $G_{\text{EA}}$  is the error amplifier transconductance, and  $R_{\text{LOAD}}$  is the load resistor value.

The system has one zero of importance, due to the compensation capacitor (C3) and the compensation resistor (R3). This zero is located at:

$$f_{Z1} = \frac{1}{2\pi \times C3 \times R3}$$

The system may have another zero of importance, if the output capacitor has a large capacitance and/or a high ESR value. The zero, due to the ESR and capacitance of the output capacitor, is located at:

$$f_{ESR} = \frac{1}{2\pi \times C2 \times R_{ESR}}$$

In this case, a third pole set by the compensation capacitor (C6) and the compensation resistor (R3) is used to compensate the effect of the ESR zero on the loop gain. This pole is located at:

$$f_{P3} = \frac{1}{2\pi \times C6 \times R3}$$

The goal of compensation design is to shape the converter transfer function to get a desired loop gain. The system crossover frequency where the feedback loop has the unity gain is important.

Lower crossover frequencies result in slower line and load transient responses, while higher crossover frequencies could cause system unstable. A good rule of thumb is to set the crossover frequency to approximately one-tenth of the switching frequency. Switching frequency for the MP2303A is 360kHz, so the desired crossover frequency is 36kHz.

Table 3 lists the typical values of compensation components for some standard output voltages with various output capacitors and inductors. The values of the compensation components have been optimized for fast transient responses and good stability at given conditions.

Table 3—Compensation Values for Typical Output Voltage/Capacitor Combinations

| V <sub>OUT</sub> | L1            | C2                             | R3    | C3    | <b>C</b> 6 |
|------------------|---------------|--------------------------------|-------|-------|------------|
| 1.8V             | 4.7µH         | 100µF<br>Ceramic               | 8.2kΩ | 3.3nF | None       |
| 2.5V             | 4.7-<br>6.8µH | 47µF<br>Ceramic                | 5.6kΩ | 4.7nF | None       |
| 3.3V             | 6.8-<br>10µH  | 22µFx2<br>Ceramic              | 7.5kΩ | 4.7nF | None       |
| 5V               | 10-<br>15μΗ   | 22µFx2<br>Ceramic              | 10kΩ  | 3.3nF | None       |
| 12V              | 15-<br>22µH   | 22µFx2<br>Ceramic              | 25kΩ  | 3.3nF | None       |
| 2.5V             | 4.7-<br>6.8μH | $560\mu F$ Al. $30m\Omega$ ESR | 70kΩ  | 3.3nF | 150pF      |
| 3.3V             | 6.8-<br>10µH  | 560μF AI<br>30mΩ ESR           | 90kΩ  | 3.3nF | 100pF      |
| 5V               | 10-<br>15μΗ   | $470\mu F$ Al. $30m\Omega$ ESR | 100kΩ | 3.3nF | 50pF       |
| 12V              | 15-<br>22µH   | $220\mu F$ Al. $30m\Omega$ ESR | 120kΩ | 3.3nF | 50pF       |

To optimize the compensation components for conditions not listed in Table 3, the following procedure can be used.

1. Choose the compensation resistor (R3) to set the desired crossover frequency. Determine the R3 value by the following equation:

$$R3 = \frac{2\pi \times C2 \times f_C}{G_{EA} \times G_{CS}} \times \frac{V_{OUT}}{V_{FB}}$$

Where  $f_C$  is the desired crossover frequency.

2. Choose the compensation capacitor (C3) to achieve the desired phase margin. For applications with typical inductor values, setting the compensation zero, fZ1, below one forth of the crossover frequency provides sufficient phase margin. Determine the C3 value by the following equation:

$$C3 > \frac{4}{2\pi \times R3 \times f_C}$$

3. Determine if the second compensation capacitor (C6) is required. It is required if the ESR zero of the output capacitor is located at less than half of the switching frequency, or the following relationship is valid:

$$\frac{1}{2\pi \times C2 \times R_{ESR}} < \frac{f_S}{2}$$

If this is the case, then add the second compensation capacitor (C6) to set the pole  $f_{P3}$  at the location of the ESR zero. Determine the C6 value by the equation:

$$C6 = \frac{C2 \times R_{ESR}}{R3}$$

### **External Bootstrap Diode**

An external bootstrap diode may enhance the efficiency of the regulator, and it will be a must if the applicable condition is:

• V<sub>OUT</sub> is 5V or 3.3V, and duty cycle is high:

$$D = \frac{V_{OUT}}{V_{IN}} > 65\%$$

In these cases, an external BST diode is recommended from the output of the voltage regulator to BST pin, as shown in Figure.2



Figure 2—Add Optional External Bootstrap
Diode to Enhance Efficiency

The recommended external BST diode is IN4148, and the BST cap is 0.1~1µF.

## TYPICAL APPLICATION CIRCUITS



Figure 3—MP2303A with AVX 47µF, 6.3V Ceramic Output Capacitor

### **PCB LAYOUT GUIDE**

PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance.

If change is necessary, please follow these guidelines and take Figure 4 for reference.

- Keep the path of switching current short and minimize the loop area formed by Input cap, high-side MOSFET and low-side MOSFET.
- Bypass ceramic capacitors are suggested to be put close to the V<sub>IN</sub> Pin.
- 3) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible.
- 4) Rout SW away from sensitive analog areas such as FB.
- 5) Connect IN, SW, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability.



MP2303A Typical Application Circuit



Figure 4—MP2303A Typical Application Circuit and PCB Layout Guide

O O O O SGND



### PACKAGE INFORMATION

### SOIC8E 0.189(4.80) 0.124(3.15) 0.197(5.00) 0.136(3.45) 0.089(2.26) 0.101(2.56) 0.150(3.80) 0.228(5.80) 0.157(4.00) 0.244(6.20) PIN 1 ID Ш **TOP VIEW BOTTOM VIEW** SEE DETAIL "A 0.051(1.30) 0.067(1.70) 0.0075(0.19) SEATING PLANE 0.0098(0.25) 0.000(0.00) 0.013(0.33) 0.006(0.15) SIDE VIEW 0.020(0.51) 0.050(1.27) BSC **FRONT VIEW** 0.010(0.25) 0.020(0.50) x 45° GAUGE PLANE 0.010(0.25) BSC -0.050(1.27) 0.024(0.61) 0.016(0.41) 0.050(1.27) 0°-8° 0.063(1.60) **DETAIL "A"** 0.103(2.62) 0.213(5.40) NOTE: 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN **BRACKET IS IN MILLIMETERS.** 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. **←**0.138(3.51)**→** 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.

6) DRAWING IS NOT TO SCALE.

RECOMMENDED LAND PATTERN



### PACKAGE INFORMATION



### NOTE:

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. 2) PACKAGE LENGTH AND WIDTH DO NOT INCLUDE MOLD FLASH, OR PROTRUSIONS.
- 3) DRAWING CONFORMS TO JEDEC MS-001, VARIATION BA.
- 4) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.