

# 3.3 V Upstream Cable Line Driver

# AD8324

#### FEATURES

Supports DOCSIS 2.0 and Euro-DOCSIS standards for reverse path transmission systems Gain programmable in 1 dB steps over a 59 dB range Low distortion at 61 dBmV output: -59 dBc SFDR at 21 MHz -54 dBc SFDR at 65 MHz Output noise level @ minimum gain 1.3 nV/√Hz Maintains 75 Ω output impedance in TX-enable and Transmit-disable condition Upper bandwidth: 100 MHz (full gain range) 3.3 V supply operation Supports SPI® interfaces

#### APPLICATIONS

DOCSIS 2.0 and Euro-DOCSIS cable modems CATV set-top boxes CATV telephony modems Coaxial and twisted pair line drivers

#### **GENERAL DESCRIPTION**

The AD8324 is a low cost amplifier designed for coaxial line driving. The features and specifications make the AD8324 ideally suited for DOCSIS 2.0 and Euro-DOCSIS applications. The gain of the AD8324 is digitally controlled. An 8-bit serial word determines the desired output gain over a 59 dB range, resulting in gain changes of 1 dB/LSB.

The AD8324 accepts a differential or single-ended input signal. The output is specified for driving a 75  $\Omega$  load through a 1:1 transformer.

Distortion performance of –54 dBc is achieved with an output level up to 61 dBmV at 65 MHz bandwidth.

This device has a sleep mode function that reduces the quiescent current to  $30 \ \mu\text{A}$  and a full power-down function that reduces power-down current to 2.5 mA.

The AD8324 is packaged in a low cost 20-lead LFCSP package and a 20-lead QSOP package. The AD8324 operates from a single 3.3 V supply.





Figure 1. Functional Block Diagram



Figure 2. Worst Harmonic Distortion vs. Frequency

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Specifications                                 |
|------------------------------------------------|
| Logic Inputs (TTL/CMOS Compatible Logic)4      |
| Timing Requirements 4                          |
| Absolute Maximum Ratings 5                     |
| Thermal Resistance 5                           |
| ESD Caution                                    |
| Pin Configurations and Functional Descriptions |
| Typical Performance Characteristics            |
| Applications                                   |
| General Applications10                         |
| Circuit Description10                          |
| Gain Programming for the AD832410              |
| Input Bias, Impedance, and Termination10       |
| Output Bias, Impedance, and Termination10      |
| Power Supply11                                 |
| Signal Integrity Layout Considerations11       |
| Initial Power-Up11                             |

#### **REVISION HISTORY**

| 7/05—Rev. 0 to Rev. A                 |    |
|---------------------------------------|----|
| Updated Absolute Maximum Ratings Page | 5  |
| Updated Outline Dimensions            | 16 |
| Changes to Ordering Guide             | 16 |

**Revision 0: Initial Version** 

|   | RAMP Pin and BYP Pin Features                  | 11 |
|---|------------------------------------------------|----|
|   | Power Saving Features                          | 12 |
|   | Distortion, Adjacent Channel Power, and DOCSIS | 12 |
|   | Utilizing Diplex Filters                       | 12 |
|   | Noise and DOCSIS                               | 12 |
|   | Evaluation Board Features and Operation        | 13 |
|   | Differential Signal Source                     | 13 |
|   | Differential Signal from Single-Ended Source   | 13 |
|   | Single-Ended Source                            | 13 |
|   | Overshoot on PC Printer Ports                  | 14 |
|   | Installing Visual Basic Control Software       | 14 |
|   | Running AD8324 Software                        | 14 |
|   | Controlling Gain/Attenuation of the AD8324     | 14 |
|   | Transmit Enable and Sleep Mode                 | 14 |
|   | Memory Functions                               | 14 |
| C | Outline Dimensions 1                           | 16 |
|   | Ordering Guide                                 | 16 |

### **SPECIFICATIONS**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3.3 V$ ,  $R_L = R_{IN} = 75 \Omega$ ,  $V_{IN}$  (Differential) = 27.5 dBmV, unless otherwise noted. The AD8324 is characterized using a 1:1 transformer<sup>1</sup> at the device output.

Table 1.

| Parameter                                        | Conditions                                                    | Min   | Тур             | Max      | Unit   |
|--------------------------------------------------|---------------------------------------------------------------|-------|-----------------|----------|--------|
| INPUT CHARACTERISTICS                            |                                                               |       |                 |          |        |
| Specified AC Voltage                             | Output = 61 dBmV, Max Gain                                    |       | 27.5            |          | dBmV   |
| Input Resistance                                 | Single-Ended Input                                            |       | 550             |          | Ω      |
|                                                  | Differential Input                                            |       | 1100            |          | Ω      |
| Input Capacitance                                |                                                               |       | 2               |          | pF     |
| GAIN CONTROL INTERFACE                           |                                                               |       |                 |          |        |
| Voltage Gain Range                               |                                                               | 58    | 59.0            | 60       | dB     |
| Max Gain                                         | Gain Code = 60 Dec                                            | 32.5  | 33.5            | 34.5     | dB     |
| Min Gain                                         | Gain Code = 1 Dec                                             | -26.5 | -25.5           | -24.5    | dB     |
| Output Step Size <sup>2</sup>                    |                                                               | 0.6   | 1.0             | 1.4      | dB/LSB |
| Output Step Size Temperature Coefficient         | $T_A = -40^{\circ}C$ to $+85^{\circ}C$                        |       | ±0.004          |          | dB/°C  |
| OUTPUT CHARACTERISTICS                           |                                                               |       |                 |          |        |
| Bandwidth (–3 dB)                                | All Gain Codes (1–60 Decimal Codes)                           |       | 100             |          | MHz    |
| Bandwidth Roll-Off                               | f = 65 MHz                                                    |       | 1.7             |          | dB     |
| 1 dB Compression Point <sup>3</sup>              | Max Gain, f = 10 MHz, Output Referred                         | 19.6  | 21              |          | dBm    |
| ·                                                | Min Gain, $f = 10$ MHz, Input Referred                        | 2.1   | 3.7             |          | dBm    |
| Output Noise <sup>2</sup>                        |                                                               |       |                 |          |        |
| Max Gain                                         | f = 10 MHz                                                    |       | 157             | 166      | nV/√Hz |
| Min Gain                                         | f = 10  MHz                                                   |       | 1.3             | 1.5      | nV/√Hz |
| Transmit Disable                                 | f = 10  MHz                                                   |       | 1.1             | 1.2      | nV/√Hz |
| Noise Figure <sup>2</sup>                        |                                                               |       |                 |          | ,      |
| Max Gain                                         | f = 10 MHz                                                    |       | 15.5            | 16.0     | dB     |
| Differential Output Impedance                    | TX Enable and TX Disable                                      |       | $75 \pm 30\%^4$ | 10.0     | Ω      |
| OVERALL PERFORMANCE                              |                                                               |       | 75 - 50 / 0     |          |        |
| Second-Order Harmonic Distortion <sup>5, 3</sup> |                                                               |       |                 |          |        |
|                                                  | f = 33 MHz, Vout = 61 dBmV @ Max Gain                         |       | -66             | -60      | dBc    |
|                                                  | $f = 65 \text{ MHz}$ , $V_{OUT} = 61 \text{ dBmV}$ @ Max Gain |       | -58             | -53      | dBc    |
| Third-Order Harmonic Distortion <sup>5, 3</sup>  | $f = 21 \text{ MHz}$ , $V_{OUT} = 61 \text{ dBmV}$ @ Max Gain |       | -59             | -57.5    | dBc    |
|                                                  | $f = 65 \text{ MHz}$ , $V_{OUT} = 61 \text{ dBmV}$ @ Max Gain |       | -54             | -52.5    | dBc    |
| ACPR <sup>2,6</sup>                              |                                                               |       | -61             | -58      | dBc    |
| Isolation (Transmit Disable) <sup>2</sup>        | Max Gain, $f = 65 \text{ MHz}$                                |       | -75             | -70      | dB     |
| POWER CONTROL                                    |                                                               |       | ,,,             | 70       | GD     |
| TX Enable Settling Time                          | Max Gain, $V_{IN} = 0$                                        |       | 2.5             |          | μs     |
| TX Disable Settling Time                         | Max Gain, $V_{IN} = 0$                                        |       | 3.8             |          | μs     |
| Output Switching Transients <sup>3</sup>         | Equivalent Output = $31 \text{ dBmV}$                         |       | 2.5             | 6        | mV p-p |
| output switching hunstents                       | Equivalent Output = $61 \text{ dBmV}$                         |       | 27              | 71       | mV p-p |
| Output Settling                                  | Equivalent output – of ability                                |       | 27              | 71       | m p p  |
| Due to Gain Change                               | Min to Max Gain                                               |       | 60              |          | ns     |
| Due to Input Step Change                         | Max Gain, $V_{IN} = 27.5 \text{ dBmV}$                        |       | 30              |          | ns     |
| POWER SUPPLY                                     |                                                               |       | 50              |          | 115    |
| Operating Range                                  |                                                               | 3.13  | 3.3             | 3.47     | v      |
| Quiescent Current                                | Max Gain                                                      | 195   | 207             | 235      | mA     |
|                                                  | Min Gain                                                      | 25    | 39              | 50       | mA     |
|                                                  | Transmit Disable (TXEN = 0)                                   | 1     | 2.5             | 4        | mA     |
|                                                  | SLEEP Mode (Power-Down)                                       |       | 2.5<br>30       | 4<br>500 | μA     |
|                                                  |                                                               | 40    | 50              |          | •      |
| OPERATING TEMPERATURE RANGE                      | LFCSP                                                         | -40   |                 | +85      | °C     |
|                                                  | QSOP                                                          | -25   |                 | +70      | °C     |

 $^1$  TOKO 458PT-1556 used for above specifications. Typical insertion loss of 0.5 dB @ 10 MHz.  $^2$  Guaranteed by design and characterization to  $\pm 6$  sigma for  $T_A=25^\circ$ C.  $^3$  Guaranteed by design and characterization to  $\pm 3$  sigma for  $T_A=25^\circ$ C.

<sup>4</sup> Measured through a 1:1 transformer.

<sup>5</sup> Specification is worst case over all gain codes.

 $^{6}V_{IN} = 27.5 \text{ dBmV}$ , QPSK modulation, 160 kSPS symbol rate.

#### LOGIC INPUTS (TTL/CMOS COMPATIBLE LOGIC)

 $\overline{\text{DATEN}}$ , CLK, SDATA, TXEN,  $\overline{\text{SLEEP}}$ ,  $V_{CC} = 3.3$  V, unless otherwise noted.

#### Table 2.

| Parameter                                                | Min  | Тур | Max  | Unit |
|----------------------------------------------------------|------|-----|------|------|
| Logic 1 Voltage                                          | 2.1  |     | 3.3  | V    |
| Logic 0 Voltage                                          | 0    |     | 0.8  | V    |
| Logic 1 Current ( $V_{INH} = 3.3 V$ ), CLK, SDATA, DATEN | 0    |     | 20   | nA   |
| Logic 0 Current ( $V_{INL} = 0 V$ ), CLK, SDATA, DATEN   | -600 |     | -100 | nA   |
| Logic 1 Current ( $V_{INH} = 3.3 V$ ), TXEN              | 50   |     | 190  | μΑ   |
| Logic 0 Current ( $V_{INL} = 0 V$ ), TXEN                | -250 |     | -30  | μΑ   |
| Logic 1 Current ( $V_{INH} = 3.3 V$ ), SLEEP             | 50   |     | 190  | μΑ   |
| Logic 0 Current ( $V_{INL} = 0 V$ ), SLEEP               | -250 |     | -30  | μΑ   |

#### **TIMING REQUIREMENTS**

 $V_{CC}$  = 3.3 V,  $t_R$  =  $t_F$  = 4 ns,  $f_{CLK}$  = 8 MHz, unless otherwise noted.

| Table 3.                                                                                |      |     |     |      |
|-----------------------------------------------------------------------------------------|------|-----|-----|------|
| Parameter                                                                               | Min  | Тур | Max | Unit |
| Clock Pulse Width (t <sub>WH</sub> )                                                    | 16.0 |     |     | ns   |
| Clock Period (t <sub>c</sub> )                                                          | 32.0 |     |     | ns   |
| Setup Time SDATA vs. Clock (t <sub>Ds</sub> )                                           | 5.0  |     |     | ns   |
| Setup Time DATEN vs. Clock (tes)                                                        | 15.0 |     |     | ns   |
| Hold Time SDATA vs. Clock (t <sub>DH</sub> )                                            | 5.0  |     |     | ns   |
| Hold Time DATEN vs. Clock (t <sub>EH</sub> )                                            | 3.0  |     |     | ns   |
| Input Rise and Fall Times, SDATA, $\overline{\text{DATEN}}$ , Clock ( $t_{R_r}$ $t_F$ ) |      |     | 10  | ns   |



Figure 3. Serial Interface Timing



### **ABSOLUTE MAXIMUM RATINGS**

#### Table 4. AD8324 Stress Ratings

| Parameter                            | Rating            |
|--------------------------------------|-------------------|
| Supply Voltage V <sub>CC</sub>       | 3.63 V            |
| Input Voltage                        |                   |
| VIN+, VIN–                           | 1.5 V р-р         |
| DATEN, SDATA, CLK, SLEEP, TXEN       | –0.5 V to +3.63 V |
| Internal Power Dissipation           |                   |
| QSOP, LFCSP                          | 776 mW            |
| Operating Temperature Range          |                   |
| LFCSP                                | –40°C to +85°C    |
| QSOP                                 | –25°C to +70°C    |
| Storage Temperature Range            | –65°C to +150°C   |
| Lead Temperature (Soldering, 60 sec) | 300°C             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

#### **Table 5. Thermal Resistance Ratings**

| Model     | θ <sub>JA</sub>   | Unit |
|-----------|-------------------|------|
| AD8324JRQ | 83.2 <sup>1</sup> | °C/W |
| AD8324ACP | 30.4 <sup>2</sup> | °C/W |

<sup>1</sup>Thermal resistance measured on SEMI standard 4-layer board. <sup>2</sup>Thermal resistance measured on SEMI standard 4-layer board, paddle soldered to board.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### **PIN CONFIGURATIONS AND FUNCTIONAL DESCRIPTIONS**



Figure 5. 20-Lead LFCSP



|                       |                       | <b>*</b>          |                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------|-----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.               | Pin No.               |                   |                                                                                                                                                                                                                                                                                                                                                                                               |
| 20-Lead               | 20-Lead               |                   |                                                                                                                                                                                                                                                                                                                                                                                               |
| LFCSP                 | QSOP                  | Mnemonic          | Description                                                                                                                                                                                                                                                                                                                                                                                   |
| 1, 2, 5, 9,<br>18, 19 | 1, 3, 4, 7,<br>11, 20 | GND               | Common External Ground Reference.                                                                                                                                                                                                                                                                                                                                                             |
| 17, 20                | 2, 19                 | Vcc               | Common Positive External Supply Voltage.                                                                                                                                                                                                                                                                                                                                                      |
| 3                     | 5                     | V <sub>IN+</sub>  | Noninverting Input. DC-biased to approximately Vcc/2. Should be ac-coupled with a 0.1 $\mu\text{F}$ capacitor.                                                                                                                                                                                                                                                                                |
| 4                     | 6                     | V <sub>IN-</sub>  | Inverting Input. DC-biased to approximately $V_{cc}/2$ . Should be ac-coupled with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                   |
| 6                     | 8                     | DATEN             | Data Enable Low Input. This port controls the 8-bit parallel data latch and shift register. A Logic 0-to-1 transition transfers the latched data to the attenuator core (updates the gain) and simultaneously inhibits serial data transfer into the register. A 1-to-0 transition inhibits the data latch (holds the previous and simultaneously enables the register for serial data load). |
| 7                     | 9                     | SDATA             | Serial Data Input. This digital input allows an 8-bit serial (gain) word to be loaded into the internal register with the MSB (most significant bit) first.                                                                                                                                                                                                                                   |
| 8                     | 10                    | CLK               | Clock Input. The clock port controls the serial attenuator data transfer rate to the 8-bit master-<br>slave shift register. Logic 0-to-1 transition latches the data bit, and a 1-to-0 transfers the data bit<br>to the slave. This requires the input serial data-word to be valid at or before this clock transition.                                                                       |
| 10                    | 12                    | SLEEP             | Low Power Sleep Mode. In the sleep mode, the AD8324's supply current is reduced to 30 $\mu$ A. A Logic 0 powers down the part (high Z <sub>OUT</sub> state), and a Logic 1 powers up the part.                                                                                                                                                                                                |
| 12                    | 14                    | BYP               | Internal Bypass. This pin must be externally decoupled (0.1 µF capacitor).                                                                                                                                                                                                                                                                                                                    |
| 13                    | 15                    | V <sub>OUT-</sub> | Negative Output Signal. Must be biased to V <sub>cc</sub> . See Figure 23.                                                                                                                                                                                                                                                                                                                    |
| 14                    | 16                    | V <sub>OUT+</sub> | Positive Output Signal. Must be biased to Vcc. See Figure 23.                                                                                                                                                                                                                                                                                                                                 |
| 15                    | 17                    | RAMP              | External RAMP Capacitor (Optional).                                                                                                                                                                                                                                                                                                                                                           |
| 16                    | 18                    | TXEN              | Logic 0 disables forward transmission. Logic 1 enables forward transmission.                                                                                                                                                                                                                                                                                                                  |

GND 1

GND 3

GND 4

V<sub>IN+</sub> 5

V<sub>IN-</sub>6

GND 7

DATEN 8

SDATA 9

CLK 10

V<sub>CC</sub> 2

.

AD8324

TOP VIEW (Not to Scale)

NC = NO CONNECT

Figure 6. 20-Lead QSOP

20 GND

19 V<sub>CC</sub>

18 TXEN

17 RAMP

16 V<sub>OUT+</sub>

15 V<sub>OUT-</sub>

14 BYP

12 SLEEP

11 GND

04339-0-005

13 NC

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 7. Second-Order Harmonic Distortion vs. Frequency for Various Output Powers



Figure 8. LFSCP Second-Order Harmonic Distortion vs. Frequency vs. Temperature



Figure 9. QSOP Second-Order Harmonic Distortion vs. Frequency vs. Temperature



Figure 10. Third-Order Harmonic Distortion vs. Frequency for Various Output Powers



Figure 11. LFCSP Third-Order Harmonic Distortion vs. Frequency vs. Temperature



Figure 12. QSOP Third-Order Harmonic Distortion vs. Frequency vs. Temperature



Figure 13. Adjacent Channel Power







Figure 15. Output Step Size vs. Gain Control



Figure 16. Two-Tone Intermodulation Distortion



Figure 17. Isolation in Transmit Disable Mode vs. Frequency



Figure 18. Gain Error vs. Gain Control



Figure 19. Output Referred Voltage Noise vs. Gain Control



Figure 20. Supply Current vs. Gain Control



Figure 21. Between Burst Transient vs. Gain Control



Figure 22. Typical Characterization Circuit

### APPLICATIONS GENERAL APPLICATIONS

The AD8324 is primarily intended for use as the upstream power amplifier (PA) in DOCSIS (data over cable service interface specification) certified cable modems and CATV settop boxes. The upstream signal is either a QPSK or QAM signal generated by a DSP, a dedicated QPSK/QAM modulator, or a DAC. In all cases, the signal must be low-pass filtered before being applied to the PA in order to filter out-of-band noise and higher order harmonics from the amplified signal.

Due to the varying distances between the cable modem and the head-end, the upstream PA must be capable of varying the output power by applying gain or attenuation. The ability to vary the output power of the AD8324 ensures that the signal from the cable modem will have the proper level once it arrives at the head-end. The upstream signal path commonly includes a diplexer and cable splitters. The AD8324 has been designed to overcome losses associated with these passive components in the upstream cable path.

#### **CIRCUIT DESCRIPTION**

The AD8324 is composed of three analog functions in the transmit-enable mode. The input amplifier (preamp) can be used in a single-ended or differential configuration. If the input is used in the differential configuration, the input signals should be 180 degrees out of phase and of equal amplitude. A vernier is used in the input stage for controlling the fine 1 dB gain steps. This stage then drives a DAC, which provides the bulk of the AD8324's attenuation. The signals in the preamp and DAC blocks are differential to improve the PSRR and linearity. A differential current is fed from the DAC into the output stage. The output stage maintains 75  $\Omega$  differential output impedance in all power modes.

#### **GAIN PROGRAMMING FOR THE AD8324**

The AD8324 features a serial peripheral interface (SPI) for programming the gain code settings. The SPI interface consists of three digital data lines: CLK, DATEN, and SDATA. The DATEN pin should be held low while the AD8324 is being programmed. The SDATA pin accepts the serial data stream for programming the AD8324 gain code. The CLK pin accepts the clock signal to latch in the data from the SDATA line.

The AD8324 utilizes a 6-bit shift register for clocking in the data. The shift register is designed to be programmed MSB first. The timing interface for programming the AD8324 can be seen in Table 2, Table 3, Figure 3, and Figure 4. While the  $\overrightarrow{DATEN}$  pin is held low, the serial bits on the SDATA line are shifted into the register on the rising edge of the CLK pin.

For existing software that uses 8-bits to program the cable driver, the 2 MSBs will be ignored. This allows the AD8324 to be compatible with some existing system designs.

The AD8324 recognizes gain codes 1 through 60 (all gain codes are in decimal, unless otherwise noted). When the AD8324 is programmed with 61 to 63, it will internally default to max gain (gain code 60). If the programmed gain code is above 63, the AD8324 will recognize only the 6 LSBs. For example, gain code 75 (01001011 binary) will be interpreted as gain code 11 (001011 binary) since the 2 MSBs are ignored.

The programming range of the AD8324 is from -25.5 dB (gain code 1) to +33.5 dB (gain code 60). The 60 dB gain range is linear with a 1 dB change in a 1 LSB change in gain code. Figure 15 illustrates the gain step size of the AD8324 versus gain code. The AD8324 was characterized with a differential input signal and a TOKO 458PT-1457 1:1 transformer at the output.

#### INPUT BIAS, IMPEDANCE, AND TERMINATION

The  $V_{IN+}$  and  $V_{IN-}$  inputs have a dc bias level of  $V_{CC}/2$ ; therefore the input signal should be ac-coupled as seen in the typical application circuit (Figure 23). The differential input impedance of the AD8324 is approximately 1.1 k $\Omega$ , while the single-ended input is 550  $\Omega$ . The high input impedance of the AD8324 allows flexibility in termination and properly matching filter networks. The AD8324 will exhibit optimum performance when driven with a pure differential signal.

#### **OUTPUT BIAS, IMPEDANCE, AND TERMINATION.**

The output stage of the AD8324 requires a bias of 3.3 V. The 3.3 V power supply should be connected to the center tap of the output transformer. Also, the  $V_{CC}$  that is being applied to the center tap of the transformer should be decoupled as seen in the typical application circuit (Figure 23).

The output impedance of the AD8324 is 75  $\Omega$ , regardless of whether the amplifier is in transmit enable, transmit disable, or sleep mode. This, when combined with a 1:1 voltage ratio transformer, eliminates the need for external back termination resistors. If the output signal is being evaluated using standard 50  $\Omega$  test equipment, a minimum loss 75  $\Omega$  to 50  $\Omega$  pad must be used to provide the test circuit with the proper impedance match. The AD8324 evaluation board provides a convenient means to implement a matching attenuator. Soldering a 43.3  $\Omega$  resistor in the R15 placeholder and an 86.6  $\Omega$  resistor in the R16 place-holder will allow testing on a 50  $\Omega$  system. When using a matching attenuator, it should be noted that there will be 5.7 dB of power loss (7.5 dB voltage) through the network.



Figure 23. Typical Application Circuit

Table 7. Adjacent Channel Power

|                              | Adjacent Channel Symbol Rate (kSym/s) |     |     |      |      |      |
|------------------------------|---------------------------------------|-----|-----|------|------|------|
| Channel Symbol Rate (kSym/s) | 160                                   | 320 | 640 | 1280 | 2560 | 5120 |
| 160                          | -63                                   | -64 | -68 | -71  | -72  | -66  |
| 320                          | -63                                   | -64 | -66 | -70  | -72  | -67  |
| 640                          | -64                                   | -64 | -65 | -67  | -71  | -67  |
| 1280                         | -67                                   | -65 | -65 | -66  | -68  | -67  |
| 2560                         | -70                                   | -67 | -66 | -66  | -67  | -65  |
| 5120                         | -72                                   | -70 | -67 | -67  | -64  | -64  |

#### **POWER SUPPLY**

The 3.3 V supply should be delivered to each of the V<sub>CC</sub> pins via a low impedance power bus. This ensures that each pin is at the same potential. The power bus should be decoupled to ground using a 10  $\mu$ F tantalum capacitor located close to the AD8324. In addition to the 10  $\mu$ F capacitor, V<sub>CC</sub> pins should be decoupled to ground with ceramic chip capacitors located close to the pins. The bypass pin, labeled BYP, should also be decoupled. The PCB should have a low impedance ground plane covering all unused portions of the board, except in areas of the board where input and output traces are in close proximity to the AD8324 and the output transformer. All AD8324 ground pins must be connected to the ground plane to ensure proper grounding of all internal nodes.

#### SIGNAL INTEGRITY LAYOUT CONSIDERATIONS

Careful attention to printed circuit board layout details will prevent problems due to board parasitics. Proper RF design techniques are mandatory. The differential input and output traces should be kept as short as possible. Keeping the traces short will minimize parasitic capacitance and inductance, which is most critical between the outputs of the AD8324 and the 1:1 output transformer. It is also critical that all differential signal paths be symmetrical in length and width. In addition, the input and output traces should be adequately spaced to minimize coupling (crosstalk) through the board. Following these guide-lines will optimize the overall performance of the AD8324 in all applications.

#### **INITIAL POWER-UP**

When the supply voltage is first applied to the AD8324, the gain of the amplifier is initially set to gain code 1. As power is first applied to the amplifier, the TXEN pin should be held low (Logic 0) to prevent forward signal transmission. After power has been applied to the amplifier, the gain can be set to the desired level by following the procedure provided in the Gain Programming for the AD8324 section. The TXEN pin can then be brought from Logic 0 to Logic 1, enabling forward signal transmission at the desired gain level.

#### **RAMP PIN AND BYP PIN FEATURES**

The RAMP pin (Pin 15) is used to control the length of the burst on and off transients. By default, leaving the RAMP pin unconnected will result in a transient that is fully compliant with DOCSIS 2.0 Section 6.2.21.2, Spurious Emissions During Burst On/Off Transients. DOCSIS requires that all between burst transients must be dissipated no faster than 2  $\mu$ s. Adding capacitance to the RAMP pin will slow the dissipation even more.

The BYP pin is used to decouple the output stage to ground. Typically, for normal DOCSIS operation, the BYP pin should be decoupled to ground with a 0.1  $\mu$ F capacitor. However, in applications that may require transient on/off times faster than 2  $\mu$ s, smaller capacitors may be used, but it should be noted that the BYP pin should always be decoupled to ground.

#### **POWER SAVING FEATURES**

The AD8324 incorporates three distinct methods of reducing power consumption: transmit disable and sleep modes for between-burst and shutdown modes, as well as gain dependent quiescent current for transmit enable mode.

The asynchronous TXEN pin is used to place the AD8324 into between-burst mode. In this reduced current state, the 75  $\Omega$  output impedance is maintained. Applying Logic 0 to the TXEN pin deactivates the on-chip amplifier, providing a 98.8% reduction in consumed power. For 3.3 V operation, the supply current is typically reduced from 207 mA to 2.5 mA. In this mode of operation, between-burst noise is minimized and high input to output isolation is achieved. In addition to the TXEN pin, the AD8324 also incorporates an asynchronous SLEEP pin, which may be used to further reduce the supply current to approximately 30  $\mu$ A. Applying Logic 0 to the SLEEP pin places the amplifier into SLEEP mode. Transitioning into or out of SLEEP mode may result in a transient voltage at the output of the amplifier.

In addition to the sleep and transmit disable functions, the AD8324 provides yet another means of reducing system power consumption. While in the transmit enable state, the AD8324 incorporates supply current scaling, which allows for lower power consumption at lower gain codes. Figure 20 shows the typical relationship between supply current and gain code.

# DISTORTION, ADJACENT CHANNEL POWER, AND DOCSIS

To deliver the DOCSIS required 58 dBmV of QPSK signal and 55 dBmV of 16 QAM signal, the PA is required to deliver up to 61 dBmV. This added power is required to compensate for losses associated with the diplex filter or other passive components that may be included in the upstream path of cable modems or set-top boxes. It should be noted that the AD8324 was characterized with a differential input signal. Figures 7 to 10 show the AD8324 second and third harmonic distortion performance versus the fundamental frequency for various output power levels. These figures are useful for determining the in-band harmonic levels from 5 MHz to 65 MHz. Harmonics higher in frequency (above 42 MHz for DOCSIS and above 65 MHz for Euro-DOCSIS) will be sharply attenuated by the low-pass filter function of the diplexer. Another measure of signal integrity is adjacent channel power, commonly referred to as ACP. DOCSIS 2.0, section 6.2.21.1.1 states, "Spurious emissions from a transmitted carrier may occur in an adjacent channel that could be occupied by a carrier of the same or different symbol rates." Figure 13 shows the typical ACP for a 61 dBmV (approximately 12 dBm) QPSK signal taken at the output of the AD8324 evaluation board. The transmit channel width and adjacent channel width in Figure 13 correspond to the symbol rates of 160 kSym/s. Table 7 shows the ACP results for the AD8324 driving a QPSK, 61 dBmV signal for all conditions in DOCSIS Table 6-9, Adjacent Channel Spurious Emissions.

#### UTILIZING DIPLEX FILTERS

The AD8324 was designed to drive 61 dBmV without any external filtering and still meet DOCSIS spurious emissions and distortion requirements. However, in most upstream CATV applications, a diplex filter is used to separate the upstream and downstream signal paths from one another. The diplex filter does have insertion loss that the upstream driver needs to overcome, but it also provides a low-pass filter. The addition of this low-pass filter to the signal chain can greatly attenuate second harmonic products of channels above 21 MHz and third harmonic products of channels at or above 14 MHz up for diplexers with a 42 MHz upstream cutoff. Similar performance gains can be achieved using European-specified diplexers to filter second harmonics for channels above 33 MHz and third harmonics for channels above 22 MHz (65 MHz upstream cutoff). This filtering allows the AD8324 to drive up to 63 dBmV of QPSK (this level can vary by application and modulation type).

#### **NOISE AND DOCSIS**

At minimum gain, the AD8324 output noise spectral density is  $1.3 \text{ nV}/\sqrt{\text{Hz}}$  measured at 10 MHz. DOCSIS Table 6-10, Spurious Emissions in 5 MHz to 42 MHz, specifies the output noise for various symbol rates. The calculated noise power in dBmV for 160 kSym/s is

 $20 \times \log \left[\sqrt{(1.3 \ nV/\sqrt{Hz})^2 \times 160 \ kHz}\right] + 60 = -65.7 \ dBmV$ 

Comparing the computed noise power of -65.7 dBmV to the +8 dBmV signal yields -73.7 dBc, which meets the required level set forth in DOCSIS Table 6-10. As the AD8324 gain is increased above this minimum value, the output signal increases at a faster rate than the noise, resulting in a signal-to-noise ratio that improves with gain. In transmit disable mode, the output noise spectral density is  $1.1 \text{ nV}/\sqrt{\text{Hz}}$ , which results in -67 dBmV when computed over 160 kSym/s. The noise power was measured directly at the AD8324AR-EVAL's output.

#### **EVALUATION BOARD FEATURES AND OPERATION**

The AD8324 evaluation board and control software can be used to control the AD8324 upstream cable driver via the parallel port of a personal computer. A standard printer cable connected to the parallel port of the PC is used to feed all the necessary data to the AD8324 using the Windows\* based control software. This package provides a means of controlling the gain and the power mode of the AD8324. With this evaluation kit, the AD8324 can be evaluated in either a single-ended or differential input configuration. A schematic of the evaluation board is provided in Figure 29.

#### **DIFFERENTIAL SIGNAL SOURCE**

Typical applications for the AD8324 use a differential input signal from a modulator or a DAC. Refer to Table 8 for common values of R4, or calculate other input configurations using the equation in Figure 24. This circuit configuration will give optimal distortion results due to the symmetric input signals. It should be noted that this is the configuration that was used to characterize the AD8324.



## DIFFERENTIAL SIGNAL FROM

### SINGLE-ENDED SOURCE

The default configuration of the evaluation board implements a differential signal drive from a single-ended signal source. This configuration uses a 1:1 balun transformer to approximate a differential signal. Because of the non-ideal nature of real transformers, the differential signal is not purely equal and opposite in amplitude. Although this circuit slightly sacrifices even order harmonic distortion due to asymmetry, it does provide a convenient way to evaluate the AD8324 with a single-ended source. The AD8324 evaluation board is populated with a TOKO 617DB-A0070 1:1 for this purpose (T1).

Table 8 provides typical R4 values for common input configurations. R16 must be removed, and R2 and R3 should be shorted. Other input impedances may be calculated using the equation in Figure 25. Refer to Figure 29 for an evaluation board schematic. To use the transformer for converting a single ended source into a differential signal, the input signal must be applied to  $V_{IN+}$ .



Figure 25. Single-to-Differential Circuit

#### SINGLE-ENDED SOURCE

Although the AD8324 was designed to have optimal DOCSIS performance when used with a differential input signal, the AD8324 may also be used as a single-ended receiver, or as an IF digitally controlled amplifier. However, as with the single-ended to differential configuration noted previously, even order harmonic distortion will be slightly degraded.

When operating the AD8324 in a single-ended input mode, terminate the part as illustrated in Figure 26. On the AD8324 evaluation boards, this termination method requires the removal and shorting of R2 and R3, the removal of R4, as well as the addition of 86.6  $\Omega$  at R1 and 40.2  $\Omega$  at R17 for 75  $\Omega$ termination. Table 8 shows the correct values for R11 and R12 for some common input configurations. Other input impedance configurations may be accommodated using the equations in Figure 26.



Figure 26. Single-Ended Circuit

#### Table 8. Common Matching Resistors

| Differential Input Termination                                          |                                |      |           |  |  |  |  |
|-------------------------------------------------------------------------|--------------------------------|------|-----------|--|--|--|--|
| Ζ <sub>IN</sub> (Ω)         R2/R3 (Ω)         R4 (Ω)         R1/R17 (Ω) |                                |      |           |  |  |  |  |
| 50                                                                      | Open                           | 52.3 | Open/Open |  |  |  |  |
| 75                                                                      | Open                           | 80.6 | Open/Open |  |  |  |  |
| 100                                                                     | Open                           | 110  | Open/Open |  |  |  |  |
| 150                                                                     | Open                           | 174  | Open/Open |  |  |  |  |
|                                                                         | Single-Ended Input Termination |      |           |  |  |  |  |
| Z <sub>IN</sub> (Ω)                                                     | R1/R17 (Ω)                     |      |           |  |  |  |  |
| 50                                                                      | 0/0                            | Open | 54.9/26.1 |  |  |  |  |
| 75                                                                      | 0/0                            | Open | 86.6/40.2 |  |  |  |  |

#### **OVERSHOOT ON PC PRINTER PORTS**

The data lines on some PC parallel printer ports have excessive overshoot, which may cause communications problems when presented to the CLK pin of the AD8324. The evaluation board was designed to accommodate a series resistor and shunt capacitor (R9 and C5 in Figure 29) to filter the CLK signal if required. For parallel ports with logic levels above 3.3 V, R9 and C5 may be used as an attenuator.

#### INSTALLING VISUAL BASIC CONTROL SOFTWARE

Install the CabDrive\_24 software by running the setup.exe file on disk one of the AD8324 evaluation software. Follow the onscreen directions and insert disk two when prompted. Choose the installation directory and then select the icon in the upper left to complete the installation.

#### **RUNNING AD8324 SOFTWARE**

To load the control software, go to START, PROGRAMS, CABDRIVE\_24 or select the AD8324.exe file from the installed directory. Once loaded, select the proper parallel port to communicate with the AD8324 (Figure 27).



Figure 27. Parallel Port Selection

# CONTROLLING GAIN/ATTENUATION OF THE AD8324

The slide bar controls the gain/attenuation of the AD8324, which is displayed in dB and in V/V. The gain scales 1 dB per LSB. The gain code from the position of the slide bar is displayed in decimal, binary, and hexadecimal (Figure 28).



Figure 28. Control Software Interface

#### TRANSMIT ENABLE AND SLEEP MODE

The Transmit Enable and Transmit Disable buttons select the mode of operation of the AD8324 by asserting logic levels on the asynchronous TXEN pin. The Transmit Disable button applies Logic 0 to the TXEN pin, disabling forward transmission. The Transmit Enable button applies Logic 1 to the TXEN pin, enabling the AD8324 for forward transmission. Checking the Enable SLEEP Mode checkbox applies Logic 0 to the asynchronous SLEEP pin, setting the AD8324 for SLEEP mode.

#### **MEMORY FUNCTIONS**

The Memory section of the software provides a way to alternate between two gain settings. The X->M1 button stores the current value of the gain slide bar into memory, while the RM1 button recalls the stored value, returning the gain slide bar to the stored level. The same applies to the X->M2 and RM2 buttons.



Figure 29. AD8324 Evaluation Board Schematic

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-1 Figure 30. 20-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 mm × 4 mm Body, Very Thin Quad (CP-20-1) Dimensions shown in millimeters





COMPLIANT TO JEDEC STANDARDS MO-137-AD Figure 31. 20-Lead Shrink Small Outline Package [QSOP] (RQ-20) Dimensions shown in inches

#### **ORDERING GUIDE**

| Model                         | Temperature Range | Package Description | Package Option |
|-------------------------------|-------------------|---------------------|----------------|
| AD8324JRQ                     | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324JRQ-REEL                | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324JRQ-REEL7               | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324JRQZ <sup>1</sup>       | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324JRQZ-REEL <sup>1</sup>  | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324JRQZ-REEL7 <sup>1</sup> | -25°C to +70°C    | 20-Lead QSOP        | RQ-20          |
| AD8324ACP                     | -40°C to +85°C    | 20-Lead LFCSP_VQ    | CP-20-1        |
| AD8324ACP-REEL7               | -40°C to +85°C    | 20-Lead LFCSP_VQ    | CP-20-1        |
| AD8324ACPZ <sup>1</sup>       | -40°C to +85°C    | 20-Lead LFCSP_VQ    | CP-20-1        |
| AD8324ACPZ-REEL7 <sup>1</sup> | -40°C to +85°C    | 20-Lead LFCSP_VQ    | CP-20-1        |
| AD8324JRQ-EVAL                |                   | Evaluation Board    |                |
| AD8324ACP-EVAL                |                   | Evaluation Board    |                |

 $^{1}$  Z = Pb-free part.

© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C04339–0–7/05(A)



www.analog.com